Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : xbar_peri
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.79 89.79

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_top_earlgrey_xbar_peri_0.1/rtl/autogen/xbar_peri.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_xbar_peri 89.79 89.79



Module Instance : tb.dut.top_earlgrey.u_xbar_peri

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.79 89.79


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.79 89.79


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.02 90.65 91.41 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : xbar_peri
TotalCoveredPercent
Totals 562 371 66.01
Total Bits 7060 6339 89.79
Total Bits 0->1 3530 3170 89.80
Total Bits 1->0 3530 3169 89.77

Ports 562 371 66.01
Port Bits 7060 6339 89.79
Port Bits 0->1 3530 3170 89.80
Port Bits 1->0 3530 3169 89.77

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_peri_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_peri_ni Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_main_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.instr_type[2:1] No No No INPUT
tl_main_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 INPUT
tl_main_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_main_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 INPUT
tl_main_i.a_opcode[1] No No No INPUT
tl_main_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_error Yes Yes T63,T117,T118 Yes T63,T117,T118 OUTPUT
tl_main_o.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_user.rsp_intg[5:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_user.rsp_intg[6] No No No OUTPUT
tl_main_o.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_sink No No No OUTPUT
tl_main_o.d_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_main_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_main_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.data_intg[6:0] Yes Yes T33,T6,T126 Yes T33,T6,T126 OUTPUT
tl_uart0_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart0_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_data[31:0] Yes Yes T33,T6,T126 Yes T33,T6,T126 OUTPUT
tl_uart0_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_uart0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_uart0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_uart0_o.a_opcode[1] No No No OUTPUT
tl_uart0_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_valid Yes Yes T33,T6,T126 Yes T33,T6,T126 OUTPUT
tl_uart0_i.a_ready Yes Yes T6,T126,T38 Yes T6,T126,T38 INPUT
tl_uart0_i.d_error No No No INPUT
tl_uart0_i.d_user.data_intg[6:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 INPUT
tl_uart0_i.d_user.rsp_intg[1:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 INPUT
tl_uart0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart0_i.d_user.rsp_intg[5:4] Yes Yes T6,T38,T39 Yes T6,T126,T38 INPUT
tl_uart0_i.d_user.rsp_intg[6] No No No INPUT
tl_uart0_i.d_data[31:0] Yes Yes T6,T126,T38 Yes T6,T126,T38 INPUT
tl_uart0_i.d_sink No No No INPUT
tl_uart0_i.d_source[1:0] Yes Yes *T53,*T6,*T126 Yes T53,T6,T126 INPUT
tl_uart0_i.d_source[5:2] No No No INPUT
tl_uart0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_size[0] No No No INPUT
tl_uart0_i.d_size[1] Yes Yes T6,T38,T39 Yes T6,T126,T38 INPUT
tl_uart0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_opcode[0] Yes Yes *T6,*T126,*T38 Yes T6,T126,T38 INPUT
tl_uart0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_valid Yes Yes T6,T126,T38 Yes T6,T126,T38 INPUT
tl_uart1_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.data_intg[6:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_uart1_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart1_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_data[31:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_uart1_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_uart1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_uart1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_uart1_o.a_opcode[1] No No No OUTPUT
tl_uart1_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_valid Yes Yes T50,T140,T240 Yes T50,T140,T240 OUTPUT
tl_uart1_i.a_ready Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_uart1_i.d_error No No No INPUT
tl_uart1_i.d_user.data_intg[6:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_uart1_i.d_user.rsp_intg[1:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_uart1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart1_i.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T50,T140,T240 INPUT
tl_uart1_i.d_user.rsp_intg[6] No No No INPUT
tl_uart1_i.d_data[31:0] Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_uart1_i.d_sink No No No INPUT
tl_uart1_i.d_source[1:0] Yes Yes *T53,*T50,*T140 Yes T53,T50,T140 INPUT
tl_uart1_i.d_source[5:2] No No No INPUT
tl_uart1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_size[0] No No No INPUT
tl_uart1_i.d_size[1] Yes Yes T123,T308,T309 Yes T50,T140,T240 INPUT
tl_uart1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_opcode[0] Yes Yes *T50,*T140,*T240 Yes T50,T140,T240 INPUT
tl_uart1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_valid Yes Yes T50,T140,T240 Yes T50,T140,T240 INPUT
tl_uart2_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.data_intg[6:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_uart2_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart2_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_data[31:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_uart2_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_uart2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_uart2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_uart2_o.a_opcode[1] No No No OUTPUT
tl_uart2_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_valid Yes Yes T126,T175,T103 Yes T126,T175,T103 OUTPUT
tl_uart2_i.a_ready Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_uart2_i.d_error No No No INPUT
tl_uart2_i.d_user.data_intg[6:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_uart2_i.d_user.rsp_intg[1:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_uart2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart2_i.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T126,T175,T103 INPUT
tl_uart2_i.d_user.rsp_intg[6] No No No INPUT
tl_uart2_i.d_data[31:0] Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_uart2_i.d_sink No No No INPUT
tl_uart2_i.d_source[1:0] Yes Yes *T53,*T126,*T175 Yes T53,T126,T175 INPUT
tl_uart2_i.d_source[5:2] No No No INPUT
tl_uart2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_size[0] No No No INPUT
tl_uart2_i.d_size[1] Yes Yes T123,T308,T309 Yes T126,T175,T103 INPUT
tl_uart2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_opcode[0] Yes Yes *T126,*T175,*T103 Yes T126,T175,T103 INPUT
tl_uart2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_valid Yes Yes T126,T175,T103 Yes T126,T175,T103 INPUT
tl_uart3_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.data_intg[6:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_uart3_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart3_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_data[31:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_uart3_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_uart3_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_uart3_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_uart3_o.a_opcode[1] No No No OUTPUT
tl_uart3_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_valid Yes Yes T126,T14,T15 Yes T126,T14,T15 OUTPUT
tl_uart3_i.a_ready Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_uart3_i.d_error No No No INPUT
tl_uart3_i.d_user.data_intg[6:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_uart3_i.d_user.rsp_intg[1:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_uart3_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart3_i.d_user.rsp_intg[5:4] Yes Yes *T123,*T308,*T309 Yes T126,T14,T15 INPUT
tl_uart3_i.d_user.rsp_intg[6] No No No INPUT
tl_uart3_i.d_data[31:0] Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_uart3_i.d_sink No No No INPUT
tl_uart3_i.d_source[1:0] Yes Yes *T53,*T126,*T14 Yes T53,T126,T14 INPUT
tl_uart3_i.d_source[5:2] No No No INPUT
tl_uart3_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_size[0] No No No INPUT
tl_uart3_i.d_size[1] Yes Yes T123,T308,T309 Yes T126,T14,T15 INPUT
tl_uart3_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_opcode[0] Yes Yes *T126,*T14,*T15 Yes T126,T14,T15 INPUT
tl_uart3_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_valid Yes Yes T126,T14,T15 Yes T126,T14,T15 INPUT
tl_i2c0_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.data_intg[6:0] Yes Yes T238,T119,T239 Yes T238,T119,T239 OUTPUT
tl_i2c0_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c0_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_data[31:0] Yes Yes T238,T119,T239 Yes T238,T119,T239 OUTPUT
tl_i2c0_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_i2c0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_i2c0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_i2c0_o.a_opcode[1] No No No OUTPUT
tl_i2c0_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_valid Yes Yes T238,T119,T239 Yes T238,T119,T239 OUTPUT
tl_i2c0_i.a_ready Yes Yes T238,T119,T239 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_error No No No INPUT
tl_i2c0_i.d_user.data_intg[6:0] Yes Yes T238,T239,T310 Yes T238,T239,T310 INPUT
tl_i2c0_i.d_user.rsp_intg[1:0] Yes Yes T238,T119,T239 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c0_i.d_user.rsp_intg[5:4] Yes Yes T119,*T123,T124 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c0_i.d_data[31:0] Yes Yes T238,T119,T239 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_sink No No No INPUT
tl_i2c0_i.d_source[0] No No No INPUT
tl_i2c0_i.d_source[1] Yes Yes *T238,*T119,*T239 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_source[5:2] No No No INPUT
tl_i2c0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_size[0] No No No INPUT
tl_i2c0_i.d_size[1] Yes Yes T119,T123,T124 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_opcode[0] Yes Yes *T238,*T119,*T239 Yes T238,T119,T239 INPUT
tl_i2c0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_valid Yes Yes T238,T119,T239 Yes T238,T119,T239 INPUT
tl_i2c1_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.data_intg[6:0] Yes Yes T243,T119,T124 Yes T243,T119,T124 OUTPUT
tl_i2c1_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c1_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_data[31:0] Yes Yes T243,T119,T124 Yes T243,T119,T124 OUTPUT
tl_i2c1_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_i2c1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_i2c1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_i2c1_o.a_opcode[1] No No No OUTPUT
tl_i2c1_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_valid Yes Yes T243,T119,T123 Yes T243,T119,T123 OUTPUT
tl_i2c1_i.a_ready Yes Yes T243,T119,T123 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_error No No No INPUT
tl_i2c1_i.d_user.data_intg[6:0] Yes Yes T243,T119,T124 Yes T243,T119,T124 INPUT
tl_i2c1_i.d_user.rsp_intg[1:0] Yes Yes T243,T119,T123 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c1_i.d_user.rsp_intg[5:4] Yes Yes T119,*T123,T124 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c1_i.d_data[31:0] Yes Yes T243,T119,T123 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_sink No No No INPUT
tl_i2c1_i.d_source[0] No No No INPUT
tl_i2c1_i.d_source[1] Yes Yes *T243,*T119,*T123 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_source[5:2] No No No INPUT
tl_i2c1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_size[0] No No No INPUT
tl_i2c1_i.d_size[1] Yes Yes T119,T123,T124 Yes T243,T119,T123 INPUT
tl_i2c1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_opcode[0] Yes Yes *T243,*T119,*T124 Yes T243,T119,T124 INPUT
tl_i2c1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_valid Yes Yes T243,T119,T123 Yes T243,T119,T123 INPUT
tl_i2c2_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.data_intg[6:0] Yes Yes T51,T119,T124 Yes T51,T119,T124 OUTPUT
tl_i2c2_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c2_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_data[31:0] Yes Yes T51,T119,T124 Yes T51,T119,T124 OUTPUT
tl_i2c2_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_i2c2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_i2c2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_i2c2_o.a_opcode[1] No No No OUTPUT
tl_i2c2_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_valid Yes Yes T51,T119,T123 Yes T51,T119,T123 OUTPUT
tl_i2c2_i.a_ready Yes Yes T51,T119,T123 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_error No No No INPUT
tl_i2c2_i.d_user.data_intg[6:0] Yes Yes T51,T311,T213 Yes T51,T311,T213 INPUT
tl_i2c2_i.d_user.rsp_intg[1:0] Yes Yes T51,T119,T123 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c2_i.d_user.rsp_intg[5:4] Yes Yes T119,*T123,T124 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c2_i.d_data[31:0] Yes Yes T51,T119,T123 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_sink No No No INPUT
tl_i2c2_i.d_source[0] No No No INPUT
tl_i2c2_i.d_source[1] Yes Yes *T51,*T119,*T123 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_source[5:2] No No No INPUT
tl_i2c2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_size[0] No No No INPUT
tl_i2c2_i.d_size[1] Yes Yes T119,T123,T124 Yes T51,T119,T123 INPUT
tl_i2c2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_opcode[0] Yes Yes *T51,*T119,*T124 Yes T51,T119,T124 INPUT
tl_i2c2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_valid Yes Yes T51,T119,T123 Yes T51,T119,T123 INPUT
tl_pattgen_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.data_intg[6:0] Yes Yes T98,T52,T180 Yes T98,T52,T180 OUTPUT
tl_pattgen_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pattgen_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_data[31:0] Yes Yes T98,T52,T180 Yes T98,T52,T180 OUTPUT
tl_pattgen_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_pattgen_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_pattgen_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_pattgen_o.a_opcode[1] No No No OUTPUT
tl_pattgen_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_valid Yes Yes T98,T54,T52 Yes T98,T54,T52 OUTPUT
tl_pattgen_i.a_ready Yes Yes T98,T54,T52 Yes T98,T54,T52 INPUT
tl_pattgen_i.d_error No No No INPUT
tl_pattgen_i.d_user.data_intg[6:0] Yes Yes T98,T52,T180 Yes T98,T52,T180 INPUT
tl_pattgen_i.d_user.rsp_intg[1:0] Yes Yes T98,T52,T180 Yes T98,T54,T52 INPUT
tl_pattgen_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pattgen_i.d_user.rsp_intg[5:4] Yes Yes T52,T53,*T98 Yes T98,T54,T52 INPUT
tl_pattgen_i.d_user.rsp_intg[6] No No No INPUT
tl_pattgen_i.d_data[31:0] Yes Yes T98,T52,T180 Yes T98,T54,T52 INPUT
tl_pattgen_i.d_sink No No No INPUT
tl_pattgen_i.d_source[1:0] Yes Yes *T52,*T53,*T312 Yes T52,T53,T98 INPUT
tl_pattgen_i.d_source[5:2] No No No INPUT
tl_pattgen_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_size[0] No No No INPUT
tl_pattgen_i.d_size[1] Yes Yes T52,T53 Yes T98,T54,T52 INPUT
tl_pattgen_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_opcode[0] Yes Yes *T98,*T52,*T180 Yes T98,T52,T180 INPUT
tl_pattgen_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_valid Yes Yes T98,T54,T52 Yes T98,T54,T52 INPUT
tl_pwm_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.data_intg[6:0] Yes Yes T244,T176,T313 Yes T244,T176,T313 OUTPUT
tl_pwm_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwm_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_data[31:0] Yes Yes T244,T176,T313 Yes T244,T176,T313 OUTPUT
tl_pwm_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_pwm_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_pwm_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_pwm_aon_o.a_opcode[1] No No No OUTPUT
tl_pwm_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_valid Yes Yes T54,T244,T176 Yes T54,T244,T176 OUTPUT
tl_pwm_aon_i.a_ready Yes Yes T54,T244,T176 Yes T54,T244,T176 INPUT
tl_pwm_aon_i.d_error No No No INPUT
tl_pwm_aon_i.d_user.data_intg[6:0] Yes Yes T244,T176,T313 Yes T244,T176,T313 INPUT
tl_pwm_aon_i.d_user.rsp_intg[1:0] Yes Yes T244,T176,T313 Yes T54,T244,T176 INPUT
tl_pwm_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwm_aon_i.d_user.rsp_intg[5:4] Yes Yes T44,*T244,*T176 Yes T54,T244,T176 INPUT
tl_pwm_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwm_aon_i.d_data[31:0] Yes Yes T244,T176,T313 Yes T54,T244,T176 INPUT
tl_pwm_aon_i.d_sink No No No INPUT
tl_pwm_aon_i.d_source[1:0] Yes Yes *T44,*T244,*T176 Yes T44,T244,T176 INPUT
tl_pwm_aon_i.d_source[5:2] No No No INPUT
tl_pwm_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_size[0] No No No INPUT
tl_pwm_aon_i.d_size[1] Yes Yes T44 Yes T54,T244,T176 INPUT
tl_pwm_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_opcode[0] Yes Yes *T244,*T176,*T313 Yes T244,T176,T313 INPUT
tl_pwm_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_valid Yes Yes T54,T244,T176 Yes T54,T244,T176 INPUT
tl_gpio_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.data_intg[6:0] Yes Yes T6,T38,T13 Yes T6,T38,T13 OUTPUT
tl_gpio_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.instr_type[2:1] No No No OUTPUT
tl_gpio_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_data[31:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_gpio_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_gpio_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_gpio_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_gpio_o.a_opcode[1] No No No OUTPUT
tl_gpio_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_gpio_i.a_ready Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_gpio_i.d_error No No No INPUT
tl_gpio_i.d_user.data_intg[6:0] Yes Yes T26,T241,T213 Yes T26,T241,T213 INPUT
tl_gpio_i.d_user.rsp_intg[1:0] Yes Yes T26,T241,T213 Yes T13,T25,T54 INPUT
tl_gpio_i.d_user.rsp_intg[3:2] No No No INPUT
tl_gpio_i.d_user.rsp_intg[5:4] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
tl_gpio_i.d_user.rsp_intg[6] No No No INPUT
tl_gpio_i.d_data[31:0] Yes Yes T26,T241,T213 Yes T13,T25,T54 INPUT
tl_gpio_i.d_sink No No No INPUT
tl_gpio_i.d_source[0] No No No INPUT
tl_gpio_i.d_source[1] Yes Yes *T6,*T38,*T13 Yes T6,T38,T13 INPUT
tl_gpio_i.d_source[5:2] No No No INPUT
tl_gpio_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_size[0] No No No INPUT
tl_gpio_i.d_size[1] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
tl_gpio_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_opcode[0] Yes Yes *T3,*T4,*T20 Yes T2,T3,T4 INPUT
tl_gpio_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_spi_device_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.data_intg[6:0] Yes Yes T98,T119,T124 Yes T98,T119,T124 OUTPUT
tl_spi_device_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.instr_type[2:1] No No No OUTPUT
tl_spi_device_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_data[31:0] Yes Yes T98,T119,T124 Yes T98,T119,T124 OUTPUT
tl_spi_device_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_spi_device_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_spi_device_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_spi_device_o.a_opcode[1] No No No OUTPUT
tl_spi_device_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_valid Yes Yes T98,T119,T124 Yes T98,T119,T124 OUTPUT
tl_spi_device_i.a_ready Yes Yes T98,T119,T124 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_error No No No INPUT
tl_spi_device_i.d_user.data_intg[6:0] Yes Yes T98,T119,T124 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_user.rsp_intg[1:0] Yes Yes T98,T119,T124 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_user.rsp_intg[3:2] No No No INPUT
tl_spi_device_i.d_user.rsp_intg[5:4] Yes Yes T119,T124,T109 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_user.rsp_intg[6] No No No INPUT
tl_spi_device_i.d_data[31:0] Yes Yes T98,T119,T124 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_sink No No No INPUT
tl_spi_device_i.d_source[1:0] Yes Yes *T53,*T119,*T124 Yes T53,T98,T119 INPUT
tl_spi_device_i.d_source[5:2] No No No INPUT
tl_spi_device_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_size[0] No No No INPUT
tl_spi_device_i.d_size[1] Yes Yes T119,T124,T109 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_opcode[0] Yes Yes *T98,*T119,*T124 Yes T98,T119,T124 INPUT
tl_spi_device_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_valid Yes Yes T98,T119,T124 Yes T98,T119,T124 INPUT
tl_rv_timer_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.data_intg[6:0] Yes Yes T98,T304,T305 Yes T98,T304,T305 OUTPUT
tl_rv_timer_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rv_timer_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_data[31:0] Yes Yes T98,T304,T305 Yes T98,T304,T305 OUTPUT
tl_rv_timer_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_rv_timer_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_rv_timer_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_rv_timer_o.a_opcode[1] No No No OUTPUT
tl_rv_timer_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_valid Yes Yes T98,T304,T54 Yes T98,T304,T54 OUTPUT
tl_rv_timer_i.a_ready Yes Yes T98,T304,T54 Yes T98,T304,T54 INPUT
tl_rv_timer_i.d_error No No No INPUT
tl_rv_timer_i.d_user.data_intg[6:0] Yes Yes T98,T304,T305 Yes T98,T304,T305 INPUT
tl_rv_timer_i.d_user.rsp_intg[1:0] Yes Yes T98,T304,T305 Yes T98,T304,T54 INPUT
tl_rv_timer_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rv_timer_i.d_user.rsp_intg[5:4] Yes Yes *T53,*T156,*T157 Yes T98,T304,T54 INPUT
tl_rv_timer_i.d_user.rsp_intg[6] No No No INPUT
tl_rv_timer_i.d_data[31:0] Yes Yes T304,T305,T262 Yes T98,T304,T54 INPUT
tl_rv_timer_i.d_sink No No No INPUT
tl_rv_timer_i.d_source[1:0] Yes Yes *T53,*T304,*T305 Yes T53,T98,T304 INPUT
tl_rv_timer_i.d_source[5:2] No No No INPUT
tl_rv_timer_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_size[0] No No No INPUT
tl_rv_timer_i.d_size[1] Yes Yes T53,T156,T157 Yes T98,T304,T54 INPUT
tl_rv_timer_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_opcode[0] Yes Yes *T98,*T304,*T305 Yes T98,T304,T305 INPUT
tl_rv_timer_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_valid Yes Yes T98,T304,T54 Yes T98,T304,T54 INPUT
tl_pwrmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.data_intg[6:0] Yes Yes T3,T20,T142 Yes T3,T20,T142 OUTPUT
tl_pwrmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_data[31:0] Yes Yes T3,T20,T142 Yes T3,T20,T142 OUTPUT
tl_pwrmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_pwrmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_pwrmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_pwrmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_pwrmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_valid Yes Yes T3,T20,T142 Yes T3,T20,T142 OUTPUT
tl_pwrmgr_aon_i.a_ready Yes Yes T3,T20,T142 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_error No No No INPUT
tl_pwrmgr_aon_i.d_user.data_intg[6:0] Yes Yes T3,T20,T236 Yes T3,T20,T236 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T3,T20,T142 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T6,T38,*T250 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwrmgr_aon_i.d_data[31:0] Yes Yes T3,T20,T142 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_sink No No No INPUT
tl_pwrmgr_aon_i.d_source[1:0] Yes Yes *T44,*T3,*T20 Yes T44,T3,T20 INPUT
tl_pwrmgr_aon_i.d_source[5:2] No No No INPUT
tl_pwrmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_size[0] No No No INPUT
tl_pwrmgr_aon_i.d_size[1] Yes Yes T6,T38,T250 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_opcode[0] Yes Yes *T3,*T20,*T6 Yes T3,T20,T142 INPUT
tl_pwrmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_valid Yes Yes T3,T20,T142 Yes T3,T20,T142 INPUT
tl_rstmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.data_intg[6:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_rstmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_data[31:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_rstmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_rstmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_rstmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_rstmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_rstmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_rstmgr_aon_i.a_ready Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_error No No No INPUT
tl_rstmgr_aon_i.d_user.data_intg[6:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T4,T20,T33 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_rstmgr_aon_i.d_data[31:0] Yes Yes T3,T4,T20 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_sink No No No INPUT
tl_rstmgr_aon_i.d_source[1:0] Yes Yes *T44,*T2,*T3 Yes T44,T2,T3 INPUT
tl_rstmgr_aon_i.d_source[5:2] No No No INPUT
tl_rstmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_size[0] No No No INPUT
tl_rstmgr_aon_i.d_size[1] Yes Yes T4,T20,T33 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_opcode[0] Yes Yes *T2,*T3,*T4 Yes T2,T3,T4 INPUT
tl_rstmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_clkmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.data_intg[6:0] Yes Yes T50,T67,T33 Yes T50,T67,T33 OUTPUT
tl_clkmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_data[31:0] Yes Yes T2,T50,T67 Yes T2,T50,T67 OUTPUT
tl_clkmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_clkmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_clkmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_clkmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_clkmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_error No No No INPUT
tl_clkmgr_aon_i.d_user.data_intg[6:0] Yes Yes T50,T67,T140 Yes T50,T67,T140 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T4,T50,T20 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes *T4,*T20,T33 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_clkmgr_aon_i.d_data[31:0] Yes Yes T4,T50,T20 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_sink No No No INPUT
tl_clkmgr_aon_i.d_source[0] No No Yes T183,T314,T315 INPUT
tl_clkmgr_aon_i.d_source[1] Yes Yes *T4,*T50,*T20 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_source[5:2] No No No INPUT
tl_clkmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_size[0] No No No INPUT
tl_clkmgr_aon_i.d_size[1] Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_opcode[0] Yes Yes *T50,*T67,*T33 Yes T50,T67,T33 INPUT
tl_clkmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pinmux_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_pinmux_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_pinmux_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_pinmux_aon_o.a_opcode[1] No No No OUTPUT
tl_pinmux_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_error No No No INPUT
tl_pinmux_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_pinmux_aon_i.d_user.rsp_intg[5:3] Yes Yes *T30,*T31,*T32 Yes T30,T31,T32 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pinmux_aon_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_sink No No No INPUT
tl_pinmux_aon_i.d_source[5:0] Yes Yes *T52,*T44,*T53 Yes T52,T44,T53 INPUT
tl_pinmux_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 INPUT
tl_pinmux_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_otp_ctrl__core_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_otp_ctrl__core_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_otp_ctrl__core_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__core_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_error No No No INPUT
tl_otp_ctrl__core_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[3:2] No No No INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[5:4] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__core_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_sink No No No INPUT
tl_otp_ctrl__core_i.d_source[1:0] Yes Yes *T109,*T52,*T183 Yes T109,T52,T183 INPUT
tl_otp_ctrl__core_i.d_source[5:2] No No No INPUT
tl_otp_ctrl__core_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_size[0] No No No INPUT
tl_otp_ctrl__core_i.d_size[1] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_opcode[0] Yes Yes *T4,*T5,*T130 Yes T4,T5,T130 INPUT
tl_otp_ctrl__core_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__prim_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.data_intg[6:0] Yes Yes T52,T53 Yes T52,T53 OUTPUT
tl_otp_ctrl__prim_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_data[31:0] Yes Yes T52,T53 Yes T52,T53 OUTPUT
tl_otp_ctrl__prim_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_otp_ctrl__prim_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_otp_ctrl__prim_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_otp_ctrl__prim_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_valid Yes Yes T52,T53 Yes T52,T53 OUTPUT
tl_otp_ctrl__prim_i.a_ready Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_otp_ctrl__prim_i.d_error Yes Yes T2,T3,T4 Yes T3,T4,T20 INPUT
tl_otp_ctrl__prim_i.d_user.data_intg[6:0] Yes Yes T52,T53 Yes T52,T53 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[2:0] Yes Yes *T52,*T53,*T2 Yes T52,T53,T3 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[3] No No No INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[5:4] Yes Yes *T52,*T53,*T3 Yes T52,T53,T2 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__prim_i.d_data[31:0] Yes Yes T2,T3,T4 Yes T3,T4,T20 INPUT
tl_otp_ctrl__prim_i.d_sink No No No INPUT
tl_otp_ctrl__prim_i.d_source[0] Yes Yes *T52,*T53 Yes T52,T53 INPUT
tl_otp_ctrl__prim_i.d_source[5:1] No No No INPUT
tl_otp_ctrl__prim_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_size[0] No No No INPUT
tl_otp_ctrl__prim_i.d_size[1] Yes Yes T52,T53 Yes T52,T53 INPUT
tl_otp_ctrl__prim_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_opcode[0] Yes Yes *T2,*T3,*T4 Yes T3,T4,T20 INPUT
tl_otp_ctrl__prim_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_valid Yes Yes T52,T53 Yes T52,T53 INPUT
tl_lc_ctrl_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[2:1] No No No OUTPUT
tl_lc_ctrl_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_lc_ctrl_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_lc_ctrl_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_lc_ctrl_o.a_opcode[1] No No No OUTPUT
tl_lc_ctrl_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_lc_ctrl_i.a_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_error No No No INPUT
tl_lc_ctrl_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[1:0] Yes Yes T4,T59,T60 Yes T4,T59,T60 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[3:2] No No No INPUT
tl_lc_ctrl_i.d_user.rsp_intg[5:4] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[6] No No No INPUT
tl_lc_ctrl_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_sink No No No INPUT
tl_lc_ctrl_i.d_source[1:0] Yes Yes *T69,*T76,*T52 Yes T69,T76,T52 INPUT
tl_lc_ctrl_i.d_source[5:2] No No No INPUT
tl_lc_ctrl_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_size[0] No No No INPUT
tl_lc_ctrl_i.d_size[1] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_lc_ctrl_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sensor_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_sensor_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_sensor_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_error No No No INPUT
tl_sensor_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T167,T98,T101 Yes T167,T98,T101 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T167,T98,T101 Yes T167,T98,T101 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sensor_ctrl_aon_i.d_data[31:0] Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_sink No No No INPUT
tl_sensor_ctrl_aon_i.d_source[1:0] Yes Yes *T53,*T4,*T20 Yes T53,T1,T2 INPUT
tl_sensor_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sensor_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_size[0] No No No INPUT
tl_sensor_ctrl_aon_i.d_size[1] Yes Yes T4,T20,T33 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_opcode[0] Yes Yes *T4,*T20,*T33 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_alert_handler_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.data_intg[6:0] Yes Yes T33,T142,T236 Yes T33,T142,T236 OUTPUT
tl_alert_handler_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.instr_type[2:1] No No No OUTPUT
tl_alert_handler_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_data[31:0] Yes Yes T33,T142,T236 Yes T33,T142,T236 OUTPUT
tl_alert_handler_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_alert_handler_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_alert_handler_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_alert_handler_o.a_opcode[1] No No No OUTPUT
tl_alert_handler_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_valid Yes Yes T33,T142,T236 Yes T33,T142,T236 OUTPUT
tl_alert_handler_i.a_ready Yes Yes T33,T142,T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_error No No No INPUT
tl_alert_handler_i.d_user.data_intg[6:0] Yes Yes T33,T142,T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_user.rsp_intg[1:0] Yes Yes T33,T142,T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_user.rsp_intg[3:2] No No No INPUT
tl_alert_handler_i.d_user.rsp_intg[5:4] Yes Yes T33,T167,T141 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_user.rsp_intg[6] No No No INPUT
tl_alert_handler_i.d_data[31:0] Yes Yes T33,T142,T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_sink No No No INPUT
tl_alert_handler_i.d_source[0] No No No INPUT
tl_alert_handler_i.d_source[1] Yes Yes *T33,*T142,*T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_source[5:2] No No No INPUT
tl_alert_handler_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_size[0] No No No INPUT
tl_alert_handler_i.d_size[1] Yes Yes T33,T167,T141 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_opcode[0] Yes Yes *T33,*T142,*T236 Yes T33,T142,T236 INPUT
tl_alert_handler_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_valid Yes Yes T33,T142,T236 Yes T33,T142,T236 INPUT
tl_sram_ctrl_ret_aon__regs_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.data_intg[6:0] Yes Yes T6,T38,T40 Yes T6,T38,T40 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_data[31:0] Yes Yes T6,T38,T40 Yes T6,T38,T40 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_valid Yes Yes T6,T38,T40 Yes T6,T38,T40 OUTPUT
tl_sram_ctrl_ret_aon__regs_i.a_ready Yes Yes T6,T38,T40 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_error No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[6:0] Yes Yes T144,T146,T147 Yes T144,T146,T147 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[1:0] Yes Yes T6,T38,T144 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[5:4] Yes Yes *T6,*T38,*T39 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_data[31:0] Yes Yes T6,T38,T144 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[1:0] Yes Yes *T53,*T144,*T39 Yes T53,T40,T144 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[1] Yes Yes T6,T38,T39 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[0] Yes Yes *T144,*T146,*T147 Yes T144,T145,T146 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_valid Yes Yes T6,T38,T40 Yes T6,T38,T40 INPUT
tl_sram_ctrl_ret_aon__ram_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.data_intg[6:0] Yes Yes T3,T20,T33 Yes T3,T20,T33 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_data[31:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_sram_ctrl_ret_aon__ram_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_error Yes Yes T1,T2,T3 Yes T4,T20,T33 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.data_intg[6:0] Yes Yes T3,T20,T33 Yes T3,T20,T33 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[2:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[3] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[5:4] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_data[31:0] Yes Yes T3,T20,T33 Yes T3,T20,T33 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[1:0] Yes Yes *T70,*T107,*T108 Yes T70,T107,T108 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[1] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[0] Yes Yes *T2,*T3,*T4 Yes T2,T3,T4 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_aon_timer_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.data_intg[6:0] Yes Yes T3,T142,T6 Yes T3,T142,T6 OUTPUT
tl_aon_timer_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_data[31:0] Yes Yes T3,T142,T6 Yes T3,T142,T6 OUTPUT
tl_aon_timer_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_aon_timer_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_aon_timer_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_aon_timer_aon_o.a_opcode[1] No No No OUTPUT
tl_aon_timer_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_valid Yes Yes T3,T142,T6 Yes T3,T142,T6 OUTPUT
tl_aon_timer_aon_i.a_ready Yes Yes T3,T142,T6 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_error No No No INPUT
tl_aon_timer_aon_i.d_user.data_intg[6:0] Yes Yes T3,T142,T236 Yes T3,T142,T236 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[1:0] Yes Yes T3,T142,T6 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[5:4] Yes Yes T6,T38,*T62 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_aon_timer_aon_i.d_data[31:0] Yes Yes T3,T142,T6 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_sink No No No INPUT
tl_aon_timer_aon_i.d_source[0] No No No INPUT
tl_aon_timer_aon_i.d_source[1] Yes Yes *T3,*T142,*T6 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_source[5:2] No No No INPUT
tl_aon_timer_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_size[0] No No No INPUT
tl_aon_timer_aon_i.d_size[1] Yes Yes T6,T38,T62 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_opcode[0] Yes Yes *T3,*T142,*T6 Yes T3,T142,T6 INPUT
tl_aon_timer_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_valid Yes Yes T3,T142,T6 Yes T3,T142,T6 INPUT
tl_sysrst_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T20,T126,T68 Yes T20,T126,T68 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_data[31:0] Yes Yes T20,T126,T68 Yes T20,T126,T68 OUTPUT
tl_sysrst_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_sysrst_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_sysrst_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_valid Yes Yes T20,T126,T68 Yes T20,T126,T68 OUTPUT
tl_sysrst_ctrl_aon_i.a_ready Yes Yes T20,T126,T68 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_error No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T20,T126,T68 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T20,T126,T62 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T20,T62,T250 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sysrst_ctrl_aon_i.d_data[31:0] Yes Yes T20,T62,T250 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_sink No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[1:0] Yes Yes *T53,*T20,*T126 Yes T53,T20,T126 INPUT
tl_sysrst_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_size[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_size[1] Yes Yes T20,T62,T250 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_opcode[0] Yes Yes *T20,*T126,*T68 Yes T20,T126,T68 INPUT
tl_sysrst_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_valid Yes Yes T20,T126,T68 Yes T20,T126,T68 INPUT
tl_adc_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T43,T213,T45 Yes T43,T213,T45 OUTPUT
tl_adc_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_data[31:0] Yes Yes T43,T213,T45 Yes T43,T213,T45 OUTPUT
tl_adc_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_adc_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_adc_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_adc_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_valid Yes Yes T43,T54,T55 Yes T43,T54,T55 OUTPUT
tl_adc_ctrl_aon_i.a_ready Yes Yes T43,T54,T55 Yes T43,T54,T55 INPUT
tl_adc_ctrl_aon_i.d_error No No No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T213,T214,T215 Yes T43,T213,T45 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T43,T213,T45 Yes T43,T54,T55 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T43,T45,T49 Yes T43,T54,T55 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_adc_ctrl_aon_i.d_data[31:0] Yes Yes T43,T45,T156 Yes T43,T54,T55 INPUT
tl_adc_ctrl_aon_i.d_sink No No No INPUT
tl_adc_ctrl_aon_i.d_source[0] No No No INPUT
tl_adc_ctrl_aon_i.d_source[1] Yes Yes *T156,*T157,*T158 Yes T43,T213,T45 INPUT
tl_adc_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_adc_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_size[0] No No No INPUT
tl_adc_ctrl_aon_i.d_size[1] Yes Yes T43,T45,T49 Yes T43,T54,T55 INPUT
tl_adc_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_opcode[0] Yes Yes *T213,*T214,*T215 Yes T43,T213,T45 INPUT
tl_adc_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_valid Yes Yes T43,T54,T55 Yes T43,T54,T55 INPUT
tl_ast_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.instr_type[2:1] No No No OUTPUT
tl_ast_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_source[5:0] Yes Yes *T69,*T70,*T76 Yes T69,T70,T76 OUTPUT
tl_ast_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_size[1:0] Yes Yes T30,T31,T32 Yes T30,T31,T32 OUTPUT
tl_ast_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_opcode[0] Yes Yes *T70,*T52,*T44 Yes T70,T52,T44 OUTPUT
tl_ast_o.a_opcode[1] No No No OUTPUT
tl_ast_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_ast_i.d_error No No No INPUT
tl_ast_i.d_user.data_intg[6:0] No No No INPUT
tl_ast_i.d_user.rsp_intg[1:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_ast_i.d_user.rsp_intg[3:2] No No No INPUT
tl_ast_i.d_user.rsp_intg[4] Yes Yes *T3,*T4,*T20 Yes T1,T2,T3 INPUT
tl_ast_i.d_user.rsp_intg[6:5] No No No INPUT
tl_ast_i.d_data[31:0] Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_ast_i.d_sink No No No INPUT
tl_ast_i.d_source[0] No No No INPUT
tl_ast_i.d_source[5:1] Yes Yes *T70,T44,T107 Yes T70,T44,T107 INPUT
tl_ast_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_size[0] No No No INPUT
tl_ast_i.d_size[1] Yes Yes T3,T4,T20 Yes T1,T2,T3 INPUT
tl_ast_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_opcode[0] No No No INPUT
tl_ast_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%