Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
250 |
0 |
0 |
T44 |
240934 |
250 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
301 |
0 |
0 |
T44 |
240934 |
301 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T44,T45 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T43,T44,T45 |
1 | 1 | Covered | T43,T44,T45 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T43,T44,T45 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T43,T44,T45 |
1 | 1 | Covered | T43,T44,T45 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T43,T44,T45 |
0 |
0 |
1 |
Covered |
T43,T44,T45 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T43,T44,T45 |
0 |
0 |
1 |
Covered |
T43,T44,T45 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1197 |
0 |
0 |
T16 |
706622 |
0 |
0 |
0 |
T42 |
38692 |
0 |
0 |
0 |
T43 |
33566 |
295 |
0 |
0 |
T44 |
0 |
315 |
0 |
0 |
T45 |
0 |
332 |
0 |
0 |
T49 |
0 |
255 |
0 |
0 |
T124 |
21468 |
0 |
0 |
0 |
T319 |
41605 |
0 |
0 |
0 |
T333 |
306676 |
0 |
0 |
0 |
T348 |
68652 |
0 |
0 |
0 |
T410 |
39277 |
0 |
0 |
0 |
T411 |
36760 |
0 |
0 |
0 |
T412 |
53210 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
4 |
0 |
0 |
T16 |
706622 |
0 |
0 |
0 |
T42 |
38692 |
0 |
0 |
0 |
T43 |
33566 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T124 |
21468 |
0 |
0 |
0 |
T319 |
41605 |
0 |
0 |
0 |
T333 |
306676 |
0 |
0 |
0 |
T348 |
68652 |
0 |
0 |
0 |
T410 |
39277 |
0 |
0 |
0 |
T411 |
36760 |
0 |
0 |
0 |
T412 |
53210 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
253 |
0 |
0 |
T44 |
240934 |
253 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
301 |
0 |
0 |
T44 |
240934 |
301 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
252 |
0 |
0 |
T44 |
240934 |
252 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
344 |
0 |
0 |
T44 |
240934 |
344 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
290 |
0 |
0 |
T44 |
240934 |
290 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44 |
1 | 1 | Covered | T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44 |
0 |
0 |
1 |
Covered |
T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
263 |
0 |
0 |
T44 |
240934 |
263 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
1 |
0 |
0 |
T44 |
240934 |
1 |
0 |
0 |
T337 |
70031 |
0 |
0 |
0 |
T370 |
56023 |
0 |
0 |
0 |
T403 |
25923 |
0 |
0 |
0 |
T404 |
34899 |
0 |
0 |
0 |
T405 |
90160 |
0 |
0 |
0 |
T406 |
36240 |
0 |
0 |
0 |
T407 |
62307 |
0 |
0 |
0 |
T408 |
76631 |
0 |
0 |
0 |
T409 |
13706 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T25,T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T13,T25,T44 |
1 | 1 | Covered | T13,T25,T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T25,T42 |
1 | 0 | Covered | T13,T25,T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T13,T25,T44 |
1 | 1 | Covered | T13,T25,T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T25,T42 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T13,T25,T44 |
0 |
0 |
1 |
Covered |
T13,T25,T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T13,T25,T44 |
0 |
0 |
1 |
Covered |
T13,T25,T42 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
6662 |
0 |
0 |
T13 |
46336 |
2925 |
0 |
0 |
T14 |
270207 |
0 |
0 |
0 |
T25 |
0 |
1583 |
0 |
0 |
T44 |
0 |
285 |
0 |
0 |
T48 |
0 |
1869 |
0 |
0 |
T98 |
44102 |
0 |
0 |
0 |
T99 |
39734 |
0 |
0 |
0 |
T100 |
89296 |
0 |
0 |
0 |
T101 |
34780 |
0 |
0 |
0 |
T102 |
36694 |
0 |
0 |
0 |
T103 |
507629 |
0 |
0 |
0 |
T104 |
25600 |
0 |
0 |
0 |
T105 |
22986 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1335828 |
1161964 |
0 |
0 |
T1 |
364 |
200 |
0 |
0 |
T2 |
999 |
837 |
0 |
0 |
T3 |
1224 |
1060 |
0 |
0 |
T4 |
5320 |
4238 |
0 |
0 |
T20 |
3935 |
3772 |
0 |
0 |
T33 |
959 |
794 |
0 |
0 |
T50 |
927 |
763 |
0 |
0 |
T51 |
990 |
827 |
0 |
0 |
T67 |
745 |
582 |
0 |
0 |
T81 |
319 |
155 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
15 |
0 |
0 |
T13 |
46336 |
6 |
0 |
0 |
T14 |
270207 |
0 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T98 |
44102 |
0 |
0 |
0 |
T99 |
39734 |
0 |
0 |
0 |
T100 |
89296 |
0 |
0 |
0 |
T101 |
34780 |
0 |
0 |
0 |
T102 |
36694 |
0 |
0 |
0 |
T103 |
507629 |
0 |
0 |
0 |
T104 |
25600 |
0 |
0 |
0 |
T105 |
22986 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102018180 |
101380252 |
0 |
0 |
T1 |
13609 |
13178 |
0 |
0 |
T2 |
95911 |
95322 |
0 |
0 |
T3 |
50895 |
50374 |
0 |
0 |
T4 |
268891 |
263049 |
0 |
0 |
T20 |
423138 |
422736 |
0 |
0 |
T33 |
68135 |
67696 |
0 |
0 |
T50 |
83081 |
82611 |
0 |
0 |
T51 |
87838 |
87477 |
0 |
0 |
T67 |
61856 |
61443 |
0 |
0 |
T81 |
18812 |
17969 |
0 |
0 |