Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T17,T44 |
| 1 | 0 | Covered | T46,T17,T44 |
| 1 | 1 | Covered | T17,T44,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T17,T44 |
| 1 | 0 | Covered | T17,T44,T45 |
| 1 | 1 | Covered | T46,T17,T44 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
136 |
0 |
0 |
| T14 |
1536 |
0 |
0 |
0 |
| T17 |
3222 |
16 |
0 |
0 |
| T20 |
3935 |
0 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
16 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
47276 |
12 |
0 |
0 |
| T50 |
0 |
7 |
0 |
0 |
| T51 |
0 |
8 |
0 |
0 |
| T52 |
23720 |
6 |
0 |
0 |
| T53 |
0 |
16 |
0 |
0 |
| T70 |
0 |
6 |
0 |
0 |
| T71 |
0 |
6 |
0 |
0 |
| T99 |
0 |
8 |
0 |
0 |
| T100 |
0 |
8 |
0 |
0 |
| T101 |
0 |
8 |
0 |
0 |
| T102 |
386 |
0 |
0 |
0 |
| T103 |
660 |
0 |
0 |
0 |
| T104 |
397 |
0 |
0 |
0 |
| T105 |
297 |
0 |
0 |
0 |
| T106 |
320 |
0 |
0 |
0 |
| T107 |
1065 |
0 |
0 |
0 |
| T108 |
366 |
0 |
0 |
0 |
| T231 |
40825 |
0 |
0 |
0 |
| T306 |
56222 |
0 |
0 |
0 |
| T379 |
42941 |
0 |
0 |
0 |
| T421 |
0 |
6 |
0 |
0 |
| T422 |
39353 |
0 |
0 |
0 |
| T423 |
17071 |
0 |
0 |
0 |
| T424 |
56536 |
0 |
0 |
0 |
| T425 |
95867 |
0 |
0 |
0 |
| T426 |
269911 |
0 |
0 |
0 |
| T427 |
47116 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
145 |
0 |
0 |
| T14 |
155139 |
0 |
0 |
0 |
| T17 |
132273 |
16 |
0 |
0 |
| T20 |
427332 |
0 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
16 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T49 |
47276 |
13 |
0 |
0 |
| T50 |
0 |
8 |
0 |
0 |
| T51 |
0 |
9 |
0 |
0 |
| T52 |
421 |
7 |
0 |
0 |
| T53 |
0 |
16 |
0 |
0 |
| T70 |
0 |
7 |
0 |
0 |
| T71 |
0 |
7 |
0 |
0 |
| T99 |
0 |
8 |
0 |
0 |
| T100 |
0 |
8 |
0 |
0 |
| T101 |
0 |
8 |
0 |
0 |
| T102 |
15465 |
0 |
0 |
0 |
| T103 |
48997 |
0 |
0 |
0 |
| T104 |
24100 |
0 |
0 |
0 |
| T105 |
16476 |
0 |
0 |
0 |
| T106 |
10948 |
0 |
0 |
0 |
| T107 |
39528 |
0 |
0 |
0 |
| T108 |
16764 |
0 |
0 |
0 |
| T231 |
40825 |
0 |
0 |
0 |
| T306 |
56222 |
0 |
0 |
0 |
| T379 |
42941 |
0 |
0 |
0 |
| T421 |
0 |
6 |
0 |
0 |
| T422 |
39353 |
0 |
0 |
0 |
| T423 |
17071 |
0 |
0 |
0 |
| T424 |
56536 |
0 |
0 |
0 |
| T425 |
95867 |
0 |
0 |
0 |
| T426 |
269911 |
0 |
0 |
0 |
| T427 |
47116 |
0 |
0 |
0 |