| | | | | | | |
tb.dut.top_earlgrey.scanmodeKnown
| 0 | 0 | 416553444 | 416553444 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.AlertsKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.AonWkupReqKnownO_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DftJtagTckKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DftJtagTmsKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DftJtagTrstKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DftStrapsKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DioKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.DioOeKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.FpvSecCmRegWeOnehotCheck_A
| 0 | 0 | 102878590 | 7 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.LcJtagTckKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.LcJtagTmsKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.LcJtagTrstKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.MioKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.MioOeKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.PinmuxWkupStable_A
| 0 | 0 | 1371142 | 4013 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.PwrMgrStrapSampleOnce0_A
| 0 | 0 | 102878590 | 1657 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.RvJtagTckKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.RvJtagTmsKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.RvJtagTrstKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.TlAReadyKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.TlDValidKnownO_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.UsbWakeDetectActiveKnownO_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.UsbWkupReqKnownO_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.DftTapOff0_A
| 0 | 0 | 102878590 | 33343314 | 0 | 286 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.LcHwDebugEnClear_A
| 0 | 0 | 102878590 | 11962944 | 0 | 15 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.LcHwDebugEnSetRev0_A
| 0 | 0 | 102878590 | 1396 | 0 | 103 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.LcHwDebugEnSetRev1_A
| 0 | 0 | 102878590 | 1396 | 0 | 103 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.LcHwDebugEnSet_A
| 0 | 0 | 102878590 | 1396 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.RvTapOff0_A
| 0 | 0 | 102878590 | 261 | 0 | 206 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.RvTapOff1_A
| 0 | 0 | 102878590 | 31912220 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.TapStrapKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.dft_strap0_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.dft_strap1_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tap_strap0_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tap_strap1_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tck_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tdi_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tdo_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.tms_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.trst_idxRange_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_por_scanmode_sync.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_por_scanmode_sync.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_por_scanmode_sync.gen_no_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.FunctionCheck_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_a.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_a.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_a.gen_no_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_b.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_b.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_or_hardened.u_prim_lc_sync_b.gen_no_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_check_byp_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_check_byp_en.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_check_byp_en.gen_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102223567 | 0 | 2877 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_dft_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_dft_en.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_dft_en.gen_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102223567 | 0 | 2877 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_escalate_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_escalate_en.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_escalate_en.gen_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102223567 | 0 | 2877 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_hw_debug_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_hw_debug_en.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_lc_hw_debug_en.gen_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102223567 | 0 | 2877 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_pinmux_hw_debug_en.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_pinmux_hw_debug_en.OutputsKnown_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_prim_lc_sync_pinmux_hw_debug_en.gen_no_flops.OutputDelay_A
| 0 | 0 | 102878590 | 102230331 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic.selKnown0
| 0 | 0 | 894 | 770 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic.selKnown1
| 0 | 0 | 1701 | 746 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.en2addrHit
| 0 | 0 | 102878590 | 55901 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.reAfterRv
| 0 | 0 | 102878590 | 55901 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.rePulse
| 0 | 0 | 102878590 | 32094 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_reg_if.AllowedLatency_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_reg_if.MatchedWidthAssert
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_reg_if.u_err.dataWidthOnly32_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 12910 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 31 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.DstUpdateReqCheck_A
| 0 | 0 | 1371142 | 26 | 0 | 925 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.HwIdSelCheck_A
| 0 | 0 | 1371142 | 26 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync.SyncReqAckAckNeedsReq
| 0 | 0 | 102878590 | 57 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync.SyncReqAckHoldReq
| 0 | 0 | 1371142 | 57 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 31 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 34 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 864 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 448 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 1 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 1 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 1 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 1 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 1 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 5149 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 13 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 13 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 13 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 13 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 13 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 994 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 2108 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 991 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 2 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 2 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 2 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 2 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 3 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.BusySrcReqChk_A
| 0 | 0 | 102878590 | 10706 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.SrcAckBusyChk_A
| 0 | 0 | 102878590 | 26 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack.DstPulseCheck_A
| 0 | 0 | 102878590 | 26 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack.SrcPulseCheck_M
| 0 | 0 | 1371142 | 26 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req.DstPulseCheck_A
| 0 | 0 | 1371142 | 26 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req.SrcPulseCheck_M
| 0 | 0 | 102878590 | 28 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.DstReqKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.SrcBusyKnown_A
| 0 | 0 | 102878590 | 102230230 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.wePulse
| 0 | 0 | 102878590 | 23807 | 0 | 0 |
|
tb.dut.top_earlgrey.u_pinmux_aon.u_usbdev_aon_wake.WakeDetectActiveAonKnown_A
| 0 | 0 | 1371142 | 1193512 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexFetchEnable0_A
| 0 | 0 | 409546678 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexFetchEnable1_A
| 0 | 0 | 409546678 | 24419321 | 0 | 104 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexFetchEnable2_A
| 0 | 0 | 409546678 | 63811167 | 0 | 88 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexFetchEnable3Rev_A
| 0 | 0 | 409546678 | 341057286 | 0 | 1914 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexFetchEnable3_A
| 0 | 0 | 409546678 | 341059085 | 0 | 1800 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexInstrIntgErrCheck_A
| 0 | 0 | 409546678 | 149 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmIbexLoadRespIntgErrCheck_A
| 0 | 0 | 409546678 | 590 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.FpvSecCmRegWeOnehotCheck_A
| 0 | 0 | 409546678 | 4 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.reqfifo.DataKnown_A
| 0 | 0 | 409546678 | 29774475 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.reqfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.reqfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.reqfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.rspfifo.DataKnown_A
| 0 | 0 | 409546678 | 24273210 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.rspfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.rspfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.rspfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.reqfifo.DataKnown_A
| 0 | 0 | 409546678 | 44985618 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.reqfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.reqfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.reqfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.rspfifo.DataKnown_A
| 0 | 0 | 409546678 | 33888114 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.rspfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.rspfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.rspfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.fifo_i.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.g_instr_intg_err_assert_signals.AssertConnected_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.g_lsu_load_resp_intg_err_assert_signals.AssertConnected_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.g_lsu_store_resp_intg_err_assert_signals.AssertConnected_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.g_pc_mismatch_alert_o_assert_signals.AssertConnected_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.g_rf_ecc_err_comb_assert_signals.AssertConnected_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.gen_icache_scramble_asserts.IbexIcacheScrambleKeyForwardedToCore_A
| 0 | 0 | 409546678 | 156 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.gen_icache_scramble_asserts.IbexIcacheScrambleKeyRequestAfterFenceI_A
| 0 | 0 | 409546678 | 200 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex.DontExceeedMaxReqs
| 0 | 0 | 409546678 | 29738108 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex.u_cmd_intg_gen.PayMaxWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex.u_rsp_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex.DontExceeedMaxReqs
| 0 | 0 | 409546678 | 44985618 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex.u_cmd_intg_gen.PayMaxWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex.u_rsp_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.CheckHotOne_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.CheckNGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.GntImpliesReady_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.GntImpliesValid_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.GrantKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.IdxKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.IndexIsCorrect_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.Priority_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.ReadyAndValidImplyGrant_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.ReqAndReadyImplyGrant_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.ReqImpliesValid_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.ValidKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region.gen_data_port_assertion.DataFlow_A
| 0 | 0 | 409546678 | 1038 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.DataOutputDiffFromPrev_A
| 0 | 0 | 408893337 | 36147065 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.DataOutputValid_A
| 0 | 0 | 409546678 | 3771 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| 0 | 0 | 409546678 | 3771 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| 0 | 0 | 409546678 | 3771 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq
| 0 | 0 | 409546678 | 3771 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq
| 0 | 0 | 409546678 | 3771 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.CheckHotOne_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.CheckNGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.GntImpliesReady_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.GntImpliesValid_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.GrantKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.IdxKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.IndexIsCorrect_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.Priority_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.ReadyAndValidImplyGrant_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.ReqAndReadyImplyGrant_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.ReqImpliesValid_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.ValidKnown_A
| 0 | 0 | 409546678 | 399659300 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region.gen_data_port_assertion.DataFlow_A
| 0 | 0 | 409546678 | 4399 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_lc_sync.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_lc_sync.OutputsKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_lc_sync.gen_flops.OutputDelay_A
| 0 | 0 | 409546678 | 409435800 | 0 | 2871 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| 0 | 0 | 409546678 | 38 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| 0 | 0 | 409546678 | 38 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq
| 0 | 0 | 101486186 | 38 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq
| 0 | 0 | 409546678 | 38 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_pwrmgr_sync.NumCopiesMustBeGreaterZero_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_pwrmgr_sync.OutputsKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_pwrmgr_sync.gen_flops.OutputDelay_A
| 0 | 0 | 409546678 | 409435800 | 0 | 2871 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.en2addrHit
| 0 | 0 | 409546678 | 12246 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.reAfterRv
| 0 | 0 | 409546678 | 12246 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.rePulse
| 0 | 0 | 409546678 | 11818 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_reg_if.AllowedLatency_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_reg_if.MatchedWidthAssert
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_reg_if.u_err.dataWidthOnly32_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.NotOverflowed_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.reqfifo.DataKnown_A
| 0 | 0 | 409546678 | 61811 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.reqfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.reqfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.reqfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.rspfifo.DataKnown_A
| 0 | 0 | 409546678 | 61811 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.rspfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.rspfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.rspfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A
| 0 | 0 | 409546678 | 49565 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A
| 0 | 0 | 409546678 | 49565 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A
| 0 | 0 | 409546678 | 12246 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A
| 0 | 0 | 409546678 | 12246 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_socket.maxN
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.wePulse
| 0 | 0 | 409546678 | 428 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_sim_win_rsp.u_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_core_ibex.u_sim_win_rsp.u_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.FpvSecCmRegWeOnehotCheck_A
| 0 | 0 | 409546678 | 6 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.Irq0Tied_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.IrqKnownO_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.MsipKnownO_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.TlAReadyKnownO_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.TlDValidKnownO_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_irq_id_known[0].IrqIdKnownO_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.MaxComputationInvalid_A
| 0 | 0 | 409546678 | 407048383 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.MaxComputation_A
| 0 | 0 | 409546678 | 2394775 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.MaxIndexComputationInvalid_A
| 0 | 0 | 409546678 | 407048383 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.MaxIndexComputation_A
| 0 | 0 | 409546678 | 2394775 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.NumSources_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.gen_target[0].u_target.u_prim_max_tree.ValidInImpliesValidOut_A
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.onehot0Claim
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.onehot0Complete
| 0 | 0 | 409546678 | 409443158 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.en2addrHit
| 0 | 0 | 409546678 | 33421 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.reAfterRv
| 0 | 0 | 409546678 | 33421 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.rePulse
| 0 | 0 | 409546678 | 13568 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_reg_if.AllowedLatency_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_reg_if.MatchedWidthAssert
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_reg_if.u_err.dataWidthOnly32_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_rv_plic.u_reg.wePulse
| 0 | 0 | 409546678 | 19853 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.FpvSecCmRegWeOnehotCheck_A
| 0 | 0 | 101486186 | 5 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.NumAlertsMatch_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_init_intr.IntrTKind_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_io_intr.IntrTKind_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.en2addrHit
| 0 | 0 | 101486186 | 3487 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.reAfterRv
| 0 | 0 | 101486186 | 3487 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.rePulse
| 0 | 0 | 101486186 | 2669 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_chk.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_reg_if.AllowedLatency_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_reg_if.MatchedWidthAssert
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_reg_if.u_err.dataWidthOnly32_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_rsp_intg_gen.DataWidthCheck_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_rsp_intg_gen.PayLoadWidthCheck
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.wePulse
| 0 | 0 | 101486186 | 818 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[10].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[11].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[12].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[13].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[14].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[15].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[16].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[17].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[18].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[19].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[1].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[20].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[21].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[22].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[2].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[5].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[8].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_dio_pads[9].u_dio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[0].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[10].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[11].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[12].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[13].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[14].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[15].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[16].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[17].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[18].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[19].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[1].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[20].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[21].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[22].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[23].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[24].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[25].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[26].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[27].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[28].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[29].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[2].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[30].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[31].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[32].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[33].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[34].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[35].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[36].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[37].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[38].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[39].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[3].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[40].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[41].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[42].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[43].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[44].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[45].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[46].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[4].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[5].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[6].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[7].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[8].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|
tb.dut.u_padring.gen_mio_pads[9].u_mio_pad.gen_generic.u_impl_generic.AnalogNoScan_A
| 0 | 0 | 965 | 965 | 0 | 0 |
|