Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.76 94.12 89.29 87.22 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 819093356 3809 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 819093356 3809 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 819093356 3809 0 0
T1 192840 2 0 0
T2 569599 10 0 0
T3 91140 1 0 0
T4 412300 4 0 0
T30 221923 4 0 0
T39 683935 11 0 0
T80 169046 1 0 0
T81 572297 2 0 0
T82 73912 1 0 0
T83 135218 2 0 0
T128 509740 0 0 0
T211 97181 2 0 0
T212 0 12 0 0
T213 0 12 0 0
T241 105645 0 0 0
T252 0 4 0 0
T253 0 4 0 0
T254 0 4 0 0
T281 145746 0 0 0
T291 188916 0 0 0
T292 226912 0 0 0
T293 439966 0 0 0
T294 442176 0 0 0
T295 243613 0 0 0
T296 630028 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 819093356 3809 0 0
T1 192840 2 0 0
T2 569599 10 0 0
T3 91140 1 0 0
T4 412300 4 0 0
T30 221923 4 0 0
T39 683935 11 0 0
T80 169046 1 0 0
T81 572297 2 0 0
T82 73912 1 0 0
T83 135218 2 0 0
T128 509740 0 0 0
T211 97181 2 0 0
T212 0 12 0 0
T213 0 12 0 0
T241 105645 0 0 0
T252 0 4 0 0
T253 0 4 0 0
T254 0 4 0 0
T281 145746 0 0 0
T291 188916 0 0 0
T292 226912 0 0 0
T293 439966 0 0 0
T294 442176 0 0 0
T295 243613 0 0 0
T296 630028 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 409546678 38 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 409546678 38 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 409546678 38 0 0
T128 509740 0 0 0
T211 97181 2 0 0
T212 0 12 0 0
T213 0 12 0 0
T241 105645 0 0 0
T252 0 4 0 0
T253 0 4 0 0
T254 0 4 0 0
T281 145746 0 0 0
T291 188916 0 0 0
T292 226912 0 0 0
T293 439966 0 0 0
T294 442176 0 0 0
T295 243613 0 0 0
T296 630028 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 409546678 38 0 0
T128 509740 0 0 0
T211 97181 2 0 0
T212 0 12 0 0
T213 0 12 0 0
T241 105645 0 0 0
T252 0 4 0 0
T253 0 4 0 0
T254 0 4 0 0
T281 145746 0 0 0
T291 188916 0 0 0
T292 226912 0 0 0
T293 439966 0 0 0
T294 442176 0 0 0
T295 243613 0 0 0
T296 630028 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 409546678 3771 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 409546678 3771 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 409546678 3771 0 0
T1 192840 2 0 0
T2 569599 10 0 0
T3 91140 1 0 0
T4 412300 4 0 0
T30 221923 4 0 0
T39 683935 11 0 0
T80 169046 1 0 0
T81 572297 2 0 0
T82 73912 1 0 0
T83 135218 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 409546678 3771 0 0
T1 192840 2 0 0
T2 569599 10 0 0
T3 91140 1 0 0
T4 412300 4 0 0
T30 221923 4 0 0
T39 683935 11 0 0
T80 169046 1 0 0
T81 572297 2 0 0
T82 73912 1 0 0
T83 135218 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%