Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
263 |
0 |
0 |
| T2 |
488 |
2 |
0 |
0 |
| T3 |
3875 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T142 |
398 |
0 |
0 |
0 |
| T159 |
608 |
0 |
0 |
0 |
| T213 |
814 |
0 |
0 |
0 |
| T227 |
2068 |
0 |
0 |
0 |
| T228 |
1895 |
0 |
0 |
0 |
| T273 |
442 |
0 |
0 |
0 |
| T392 |
0 |
20 |
0 |
0 |
| T393 |
0 |
9 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
588 |
0 |
0 |
0 |
| T426 |
731 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
263 |
0 |
0 |
| T2 |
31326 |
2 |
0 |
0 |
| T3 |
130520 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
0 |
20 |
0 |
0 |
| T393 |
0 |
9 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T2,T13,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
263 |
0 |
0 |
| T2 |
31326 |
2 |
0 |
0 |
| T3 |
130520 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
0 |
20 |
0 |
0 |
| T393 |
0 |
9 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
263 |
0 |
0 |
| T2 |
488 |
2 |
0 |
0 |
| T3 |
3875 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T142 |
398 |
0 |
0 |
0 |
| T159 |
608 |
0 |
0 |
0 |
| T213 |
814 |
0 |
0 |
0 |
| T227 |
2068 |
0 |
0 |
0 |
| T228 |
1895 |
0 |
0 |
0 |
| T273 |
442 |
0 |
0 |
0 |
| T392 |
0 |
20 |
0 |
0 |
| T393 |
0 |
9 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
588 |
0 |
0 |
0 |
| T426 |
731 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
270 |
0 |
0 |
| T392 |
5822 |
16 |
0 |
0 |
| T393 |
5969 |
12 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
6 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
270 |
0 |
0 |
| T392 |
649018 |
16 |
0 |
0 |
| T393 |
666297 |
12 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
6 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
270 |
0 |
0 |
| T392 |
649018 |
16 |
0 |
0 |
| T393 |
666297 |
12 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
6 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
270 |
0 |
0 |
| T392 |
5822 |
16 |
0 |
0 |
| T393 |
5969 |
12 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
6 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
283 |
0 |
0 |
| T392 |
5822 |
16 |
0 |
0 |
| T393 |
5969 |
9 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
1 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
283 |
0 |
0 |
| T392 |
649018 |
16 |
0 |
0 |
| T393 |
666297 |
9 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
1 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
283 |
0 |
0 |
| T392 |
649018 |
16 |
0 |
0 |
| T393 |
666297 |
9 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
1 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
283 |
0 |
0 |
| T392 |
5822 |
16 |
0 |
0 |
| T393 |
5969 |
9 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
1 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T11,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T11,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
276 |
0 |
0 |
| T11 |
549 |
2 |
0 |
0 |
| T129 |
852 |
0 |
0 |
0 |
| T277 |
990 |
0 |
0 |
0 |
| T311 |
1343 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
5 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
1610 |
0 |
0 |
0 |
| T430 |
368 |
0 |
0 |
0 |
| T431 |
709 |
0 |
0 |
0 |
| T432 |
513 |
0 |
0 |
0 |
| T433 |
329 |
0 |
0 |
0 |
| T434 |
835 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
277 |
0 |
0 |
| T11 |
24176 |
3 |
0 |
0 |
| T129 |
52510 |
0 |
0 |
0 |
| T277 |
68999 |
0 |
0 |
0 |
| T311 |
74520 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
5 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
116862 |
0 |
0 |
0 |
| T430 |
15166 |
0 |
0 |
0 |
| T431 |
57739 |
0 |
0 |
0 |
| T432 |
31804 |
0 |
0 |
0 |
| T433 |
20689 |
0 |
0 |
0 |
| T434 |
62720 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T11,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T11,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
276 |
0 |
0 |
| T11 |
24176 |
2 |
0 |
0 |
| T129 |
52510 |
0 |
0 |
0 |
| T277 |
68999 |
0 |
0 |
0 |
| T311 |
74520 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
5 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
116862 |
0 |
0 |
0 |
| T430 |
15166 |
0 |
0 |
0 |
| T431 |
57739 |
0 |
0 |
0 |
| T432 |
31804 |
0 |
0 |
0 |
| T433 |
20689 |
0 |
0 |
0 |
| T434 |
62720 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
276 |
0 |
0 |
| T11 |
549 |
2 |
0 |
0 |
| T129 |
852 |
0 |
0 |
0 |
| T277 |
990 |
0 |
0 |
0 |
| T311 |
1343 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
5 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
1610 |
0 |
0 |
0 |
| T430 |
368 |
0 |
0 |
0 |
| T431 |
709 |
0 |
0 |
0 |
| T432 |
513 |
0 |
0 |
0 |
| T433 |
329 |
0 |
0 |
0 |
| T434 |
835 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
276 |
0 |
0 |
| T392 |
5822 |
10 |
0 |
0 |
| T393 |
5969 |
16 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
4 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
276 |
0 |
0 |
| T392 |
649018 |
10 |
0 |
0 |
| T393 |
666297 |
16 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
4 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
276 |
0 |
0 |
| T392 |
649018 |
10 |
0 |
0 |
| T393 |
666297 |
16 |
0 |
0 |
| T394 |
149979 |
62 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
4 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
276 |
0 |
0 |
| T392 |
5822 |
10 |
0 |
0 |
| T393 |
5969 |
16 |
0 |
0 |
| T394 |
12871 |
62 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
4 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T1,T3,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
283 |
0 |
0 |
| T1 |
1267 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T50 |
780 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
596 |
0 |
0 |
0 |
| T103 |
607 |
0 |
0 |
0 |
| T104 |
1400 |
0 |
0 |
0 |
| T105 |
421 |
0 |
0 |
0 |
| T106 |
485 |
0 |
0 |
0 |
| T107 |
861 |
0 |
0 |
0 |
| T108 |
770 |
0 |
0 |
0 |
| T109 |
599 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
4 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
283 |
0 |
0 |
| T1 |
45289 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
4 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T1,T3,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
283 |
0 |
0 |
| T1 |
45289 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
4 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
283 |
0 |
0 |
| T1 |
1267 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T50 |
780 |
0 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
596 |
0 |
0 |
0 |
| T103 |
607 |
0 |
0 |
0 |
| T104 |
1400 |
0 |
0 |
0 |
| T105 |
421 |
0 |
0 |
0 |
| T106 |
485 |
0 |
0 |
0 |
| T107 |
861 |
0 |
0 |
0 |
| T108 |
770 |
0 |
0 |
0 |
| T109 |
599 |
0 |
0 |
0 |
| T392 |
0 |
6 |
0 |
0 |
| T393 |
0 |
4 |
0 |
0 |
| T422 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T15,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T15,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
277 |
0 |
0 |
| T15 |
1097 |
2 |
0 |
0 |
| T28 |
1449 |
0 |
0 |
0 |
| T148 |
4795 |
0 |
0 |
0 |
| T149 |
4810 |
0 |
0 |
0 |
| T342 |
1160 |
0 |
0 |
0 |
| T361 |
510 |
0 |
0 |
0 |
| T363 |
349 |
0 |
0 |
0 |
| T365 |
377 |
0 |
0 |
0 |
| T378 |
969 |
0 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T393 |
0 |
15 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
11 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
783 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
278 |
0 |
0 |
| T15 |
46789 |
3 |
0 |
0 |
| T28 |
136038 |
0 |
0 |
0 |
| T148 |
548186 |
0 |
0 |
0 |
| T149 |
547234 |
0 |
0 |
0 |
| T342 |
119678 |
0 |
0 |
0 |
| T361 |
23854 |
0 |
0 |
0 |
| T363 |
23088 |
0 |
0 |
0 |
| T365 |
22344 |
0 |
0 |
0 |
| T378 |
57028 |
0 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T393 |
0 |
15 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
11 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
68849 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T15,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T15,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
277 |
0 |
0 |
| T15 |
46789 |
2 |
0 |
0 |
| T28 |
136038 |
0 |
0 |
0 |
| T148 |
548186 |
0 |
0 |
0 |
| T149 |
547234 |
0 |
0 |
0 |
| T342 |
119678 |
0 |
0 |
0 |
| T361 |
23854 |
0 |
0 |
0 |
| T363 |
23088 |
0 |
0 |
0 |
| T365 |
22344 |
0 |
0 |
0 |
| T378 |
57028 |
0 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T393 |
0 |
15 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
11 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
68849 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
277 |
0 |
0 |
| T15 |
1097 |
2 |
0 |
0 |
| T28 |
1449 |
0 |
0 |
0 |
| T148 |
4795 |
0 |
0 |
0 |
| T149 |
4810 |
0 |
0 |
0 |
| T342 |
1160 |
0 |
0 |
0 |
| T361 |
510 |
0 |
0 |
0 |
| T363 |
349 |
0 |
0 |
0 |
| T365 |
377 |
0 |
0 |
0 |
| T378 |
969 |
0 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T393 |
0 |
15 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
11 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
783 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T12,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T12,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
253 |
0 |
0 |
| T12 |
483 |
2 |
0 |
0 |
| T25 |
431 |
0 |
0 |
0 |
| T139 |
2837 |
0 |
0 |
0 |
| T164 |
715 |
0 |
0 |
0 |
| T246 |
790 |
0 |
0 |
0 |
| T338 |
769 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
970 |
0 |
0 |
0 |
| T440 |
3648 |
0 |
0 |
0 |
| T441 |
4525 |
0 |
0 |
0 |
| T442 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
254 |
0 |
0 |
| T12 |
27434 |
3 |
0 |
0 |
| T25 |
24102 |
0 |
0 |
0 |
| T139 |
170795 |
0 |
0 |
0 |
| T164 |
55999 |
0 |
0 |
0 |
| T246 |
58461 |
0 |
0 |
0 |
| T338 |
69905 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
56656 |
0 |
0 |
0 |
| T440 |
414115 |
0 |
0 |
0 |
| T441 |
413101 |
0 |
0 |
0 |
| T442 |
91968 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T12,T392,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T12,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
253 |
0 |
0 |
| T12 |
27434 |
2 |
0 |
0 |
| T25 |
24102 |
0 |
0 |
0 |
| T139 |
170795 |
0 |
0 |
0 |
| T164 |
55999 |
0 |
0 |
0 |
| T246 |
58461 |
0 |
0 |
0 |
| T338 |
69905 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
56656 |
0 |
0 |
0 |
| T440 |
414115 |
0 |
0 |
0 |
| T441 |
413101 |
0 |
0 |
0 |
| T442 |
91968 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
253 |
0 |
0 |
| T12 |
483 |
2 |
0 |
0 |
| T25 |
431 |
0 |
0 |
0 |
| T139 |
2837 |
0 |
0 |
0 |
| T164 |
715 |
0 |
0 |
0 |
| T246 |
790 |
0 |
0 |
0 |
| T338 |
769 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
62 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
970 |
0 |
0 |
0 |
| T440 |
3648 |
0 |
0 |
0 |
| T441 |
4525 |
0 |
0 |
0 |
| T442 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
277 |
0 |
0 |
| T2 |
488 |
1 |
0 |
0 |
| T3 |
3875 |
0 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T142 |
398 |
0 |
0 |
0 |
| T159 |
608 |
0 |
0 |
0 |
| T213 |
814 |
0 |
0 |
0 |
| T227 |
2068 |
0 |
0 |
0 |
| T228 |
1895 |
0 |
0 |
0 |
| T273 |
442 |
0 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
588 |
0 |
0 |
0 |
| T426 |
731 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
277 |
0 |
0 |
| T2 |
31326 |
1 |
0 |
0 |
| T3 |
130520 |
0 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T2,T13,T14 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T2,T13,T14 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T2,T13,T14 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
277 |
0 |
0 |
| T2 |
31326 |
1 |
0 |
0 |
| T3 |
130520 |
0 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T142 |
23192 |
0 |
0 |
0 |
| T159 |
40673 |
0 |
0 |
0 |
| T213 |
58624 |
0 |
0 |
0 |
| T227 |
214748 |
0 |
0 |
0 |
| T228 |
185399 |
0 |
0 |
0 |
| T273 |
33658 |
0 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
38437 |
0 |
0 |
0 |
| T426 |
46198 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
277 |
0 |
0 |
| T2 |
488 |
1 |
0 |
0 |
| T3 |
3875 |
0 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T142 |
398 |
0 |
0 |
0 |
| T159 |
608 |
0 |
0 |
0 |
| T213 |
814 |
0 |
0 |
0 |
| T227 |
2068 |
0 |
0 |
0 |
| T228 |
1895 |
0 |
0 |
0 |
| T273 |
442 |
0 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T425 |
588 |
0 |
0 |
0 |
| T426 |
731 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
292 |
0 |
0 |
| T392 |
5822 |
15 |
0 |
0 |
| T393 |
5969 |
11 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
11 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
292 |
0 |
0 |
| T392 |
649018 |
15 |
0 |
0 |
| T393 |
666297 |
11 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
11 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
292 |
0 |
0 |
| T392 |
649018 |
15 |
0 |
0 |
| T393 |
666297 |
11 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
11 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
292 |
0 |
0 |
| T392 |
5822 |
15 |
0 |
0 |
| T393 |
5969 |
11 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
11 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
287 |
0 |
0 |
| T392 |
5822 |
14 |
0 |
0 |
| T393 |
5969 |
13 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
2 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
287 |
0 |
0 |
| T392 |
649018 |
14 |
0 |
0 |
| T393 |
666297 |
13 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
2 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
287 |
0 |
0 |
| T392 |
649018 |
14 |
0 |
0 |
| T393 |
666297 |
13 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
2 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
287 |
0 |
0 |
| T392 |
5822 |
14 |
0 |
0 |
| T393 |
5969 |
13 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
2 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T11,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
252 |
0 |
0 |
| T11 |
549 |
1 |
0 |
0 |
| T129 |
852 |
0 |
0 |
0 |
| T277 |
990 |
0 |
0 |
0 |
| T311 |
1343 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
1610 |
0 |
0 |
0 |
| T430 |
368 |
0 |
0 |
0 |
| T431 |
709 |
0 |
0 |
0 |
| T432 |
513 |
0 |
0 |
0 |
| T433 |
329 |
0 |
0 |
0 |
| T434 |
835 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
252 |
0 |
0 |
| T11 |
24176 |
1 |
0 |
0 |
| T129 |
52510 |
0 |
0 |
0 |
| T277 |
68999 |
0 |
0 |
0 |
| T311 |
74520 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
116862 |
0 |
0 |
0 |
| T430 |
15166 |
0 |
0 |
0 |
| T431 |
57739 |
0 |
0 |
0 |
| T432 |
31804 |
0 |
0 |
0 |
| T433 |
20689 |
0 |
0 |
0 |
| T434 |
62720 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T11,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T11,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T11,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
252 |
0 |
0 |
| T11 |
24176 |
1 |
0 |
0 |
| T129 |
52510 |
0 |
0 |
0 |
| T277 |
68999 |
0 |
0 |
0 |
| T311 |
74520 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
116862 |
0 |
0 |
0 |
| T430 |
15166 |
0 |
0 |
0 |
| T431 |
57739 |
0 |
0 |
0 |
| T432 |
31804 |
0 |
0 |
0 |
| T433 |
20689 |
0 |
0 |
0 |
| T434 |
62720 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
252 |
0 |
0 |
| T11 |
549 |
1 |
0 |
0 |
| T129 |
852 |
0 |
0 |
0 |
| T277 |
990 |
0 |
0 |
0 |
| T311 |
1343 |
0 |
0 |
0 |
| T392 |
0 |
11 |
0 |
0 |
| T393 |
0 |
12 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T429 |
1610 |
0 |
0 |
0 |
| T430 |
368 |
0 |
0 |
0 |
| T431 |
709 |
0 |
0 |
0 |
| T432 |
513 |
0 |
0 |
0 |
| T433 |
329 |
0 |
0 |
0 |
| T434 |
835 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
266 |
0 |
0 |
| T392 |
5822 |
13 |
0 |
0 |
| T393 |
5969 |
15 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
3 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
266 |
0 |
0 |
| T392 |
649018 |
13 |
0 |
0 |
| T393 |
666297 |
15 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
3 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
266 |
0 |
0 |
| T392 |
649018 |
13 |
0 |
0 |
| T393 |
666297 |
15 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
3 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
266 |
0 |
0 |
| T392 |
5822 |
13 |
0 |
0 |
| T393 |
5969 |
15 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
3 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T9,T10,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T9,T10,T17 |
| 1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
279 |
0 |
0 |
| T1 |
1267 |
1 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T50 |
780 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
596 |
0 |
0 |
0 |
| T103 |
607 |
0 |
0 |
0 |
| T104 |
1400 |
0 |
0 |
0 |
| T105 |
421 |
0 |
0 |
0 |
| T106 |
485 |
0 |
0 |
0 |
| T107 |
861 |
0 |
0 |
0 |
| T108 |
770 |
0 |
0 |
0 |
| T109 |
599 |
0 |
0 |
0 |
| T392 |
0 |
15 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
279 |
0 |
0 |
| T1 |
45289 |
1 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T392 |
0 |
15 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T1,T3,T16 |
| 1 | 1 | Covered | T9,T10,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T3,T16 |
| 1 | 0 | Covered | T9,T10,T17 |
| 1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
279 |
0 |
0 |
| T1 |
45289 |
1 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T50 |
36724 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
53647 |
0 |
0 |
0 |
| T103 |
46316 |
0 |
0 |
0 |
| T104 |
120915 |
0 |
0 |
0 |
| T105 |
26788 |
0 |
0 |
0 |
| T106 |
29659 |
0 |
0 |
0 |
| T107 |
56645 |
0 |
0 |
0 |
| T108 |
69193 |
0 |
0 |
0 |
| T109 |
34963 |
0 |
0 |
0 |
| T392 |
0 |
15 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
279 |
0 |
0 |
| T1 |
1267 |
1 |
0 |
0 |
| T3 |
0 |
1 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T16 |
0 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T50 |
780 |
0 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
596 |
0 |
0 |
0 |
| T103 |
607 |
0 |
0 |
0 |
| T104 |
1400 |
0 |
0 |
0 |
| T105 |
421 |
0 |
0 |
0 |
| T106 |
485 |
0 |
0 |
0 |
| T107 |
861 |
0 |
0 |
0 |
| T108 |
770 |
0 |
0 |
0 |
| T109 |
599 |
0 |
0 |
0 |
| T392 |
0 |
15 |
0 |
0 |
| T393 |
0 |
11 |
0 |
0 |
| T422 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T15,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
268 |
0 |
0 |
| T15 |
1097 |
1 |
0 |
0 |
| T28 |
1449 |
0 |
0 |
0 |
| T148 |
4795 |
0 |
0 |
0 |
| T149 |
4810 |
0 |
0 |
0 |
| T342 |
1160 |
0 |
0 |
0 |
| T361 |
510 |
0 |
0 |
0 |
| T363 |
349 |
0 |
0 |
0 |
| T365 |
377 |
0 |
0 |
0 |
| T378 |
969 |
0 |
0 |
0 |
| T392 |
0 |
10 |
0 |
0 |
| T393 |
0 |
19 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
783 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
268 |
0 |
0 |
| T15 |
46789 |
1 |
0 |
0 |
| T28 |
136038 |
0 |
0 |
0 |
| T148 |
548186 |
0 |
0 |
0 |
| T149 |
547234 |
0 |
0 |
0 |
| T342 |
119678 |
0 |
0 |
0 |
| T361 |
23854 |
0 |
0 |
0 |
| T363 |
23088 |
0 |
0 |
0 |
| T365 |
22344 |
0 |
0 |
0 |
| T378 |
57028 |
0 |
0 |
0 |
| T392 |
0 |
10 |
0 |
0 |
| T393 |
0 |
19 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
68849 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T15,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T15,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T15,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
268 |
0 |
0 |
| T15 |
46789 |
1 |
0 |
0 |
| T28 |
136038 |
0 |
0 |
0 |
| T148 |
548186 |
0 |
0 |
0 |
| T149 |
547234 |
0 |
0 |
0 |
| T342 |
119678 |
0 |
0 |
0 |
| T361 |
23854 |
0 |
0 |
0 |
| T363 |
23088 |
0 |
0 |
0 |
| T365 |
22344 |
0 |
0 |
0 |
| T378 |
57028 |
0 |
0 |
0 |
| T392 |
0 |
10 |
0 |
0 |
| T393 |
0 |
19 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
68849 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
268 |
0 |
0 |
| T15 |
1097 |
1 |
0 |
0 |
| T28 |
1449 |
0 |
0 |
0 |
| T148 |
4795 |
0 |
0 |
0 |
| T149 |
4810 |
0 |
0 |
0 |
| T342 |
1160 |
0 |
0 |
0 |
| T361 |
510 |
0 |
0 |
0 |
| T363 |
349 |
0 |
0 |
0 |
| T365 |
377 |
0 |
0 |
0 |
| T378 |
969 |
0 |
0 |
0 |
| T392 |
0 |
10 |
0 |
0 |
| T393 |
0 |
19 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
10 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T437 |
783 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T12,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
253 |
0 |
0 |
| T12 |
483 |
1 |
0 |
0 |
| T25 |
431 |
0 |
0 |
0 |
| T139 |
2837 |
0 |
0 |
0 |
| T164 |
715 |
0 |
0 |
0 |
| T246 |
790 |
0 |
0 |
0 |
| T338 |
769 |
0 |
0 |
0 |
| T392 |
0 |
14 |
0 |
0 |
| T393 |
0 |
10 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
8 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
970 |
0 |
0 |
0 |
| T440 |
3648 |
0 |
0 |
0 |
| T441 |
4525 |
0 |
0 |
0 |
| T442 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
253 |
0 |
0 |
| T12 |
27434 |
1 |
0 |
0 |
| T25 |
24102 |
0 |
0 |
0 |
| T139 |
170795 |
0 |
0 |
0 |
| T164 |
55999 |
0 |
0 |
0 |
| T246 |
58461 |
0 |
0 |
0 |
| T338 |
69905 |
0 |
0 |
0 |
| T392 |
0 |
14 |
0 |
0 |
| T393 |
0 |
10 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
8 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
56656 |
0 |
0 |
0 |
| T440 |
414115 |
0 |
0 |
0 |
| T441 |
413101 |
0 |
0 |
0 |
| T442 |
91968 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T12,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T12,T392,T393 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T12,T392,T393 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
253 |
0 |
0 |
| T12 |
27434 |
1 |
0 |
0 |
| T25 |
24102 |
0 |
0 |
0 |
| T139 |
170795 |
0 |
0 |
0 |
| T164 |
55999 |
0 |
0 |
0 |
| T246 |
58461 |
0 |
0 |
0 |
| T338 |
69905 |
0 |
0 |
0 |
| T392 |
0 |
14 |
0 |
0 |
| T393 |
0 |
10 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
8 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
56656 |
0 |
0 |
0 |
| T440 |
414115 |
0 |
0 |
0 |
| T441 |
413101 |
0 |
0 |
0 |
| T442 |
91968 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
253 |
0 |
0 |
| T12 |
483 |
1 |
0 |
0 |
| T25 |
431 |
0 |
0 |
0 |
| T139 |
2837 |
0 |
0 |
0 |
| T164 |
715 |
0 |
0 |
0 |
| T246 |
790 |
0 |
0 |
0 |
| T338 |
769 |
0 |
0 |
0 |
| T392 |
0 |
14 |
0 |
0 |
| T393 |
0 |
10 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
8 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T439 |
970 |
0 |
0 |
0 |
| T440 |
3648 |
0 |
0 |
0 |
| T441 |
4525 |
0 |
0 |
0 |
| T442 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
248 |
0 |
0 |
| T392 |
5822 |
8 |
0 |
0 |
| T393 |
5969 |
10 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
3 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
248 |
0 |
0 |
| T392 |
649018 |
8 |
0 |
0 |
| T393 |
666297 |
10 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
3 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
248 |
0 |
0 |
| T392 |
649018 |
8 |
0 |
0 |
| T393 |
666297 |
10 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
3 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
248 |
0 |
0 |
| T392 |
5822 |
8 |
0 |
0 |
| T393 |
5969 |
10 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
3 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T421,T8 |
| 1 | 0 | Covered | T7,T421,T8 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T421,T8 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T7,T8,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
295 |
0 |
0 |
| T8 |
631 |
1 |
0 |
0 |
| T386 |
978 |
0 |
0 |
0 |
| T392 |
0 |
12 |
0 |
0 |
| T393 |
0 |
18 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
7 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T472 |
462 |
0 |
0 |
0 |
| T701 |
257 |
0 |
0 |
0 |
| T702 |
913 |
0 |
0 |
0 |
| T703 |
1543 |
0 |
0 |
0 |
| T704 |
1992 |
0 |
0 |
0 |
| T705 |
421 |
0 |
0 |
0 |
| T706 |
1968 |
0 |
0 |
0 |
| T707 |
723 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
297 |
0 |
0 |
| T7 |
33224 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T87 |
41440 |
0 |
0 |
0 |
| T128 |
58047 |
0 |
0 |
0 |
| T371 |
37839 |
0 |
0 |
0 |
| T392 |
0 |
12 |
0 |
0 |
| T393 |
0 |
18 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T421 |
0 |
1 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T448 |
264716 |
0 |
0 |
0 |
| T449 |
28065 |
0 |
0 |
0 |
| T450 |
35801 |
0 |
0 |
0 |
| T451 |
50546 |
0 |
0 |
0 |
| T452 |
69624 |
0 |
0 |
0 |
| T453 |
95023 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T392 |
| 1 | 0 | Covered | T8,T392,T393 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T7,T8,T392 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T7,T8,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
296 |
0 |
0 |
| T7 |
33224 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T87 |
41440 |
0 |
0 |
0 |
| T128 |
58047 |
0 |
0 |
0 |
| T371 |
37839 |
0 |
0 |
0 |
| T392 |
0 |
12 |
0 |
0 |
| T393 |
0 |
18 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
7 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T448 |
264716 |
0 |
0 |
0 |
| T449 |
28065 |
0 |
0 |
0 |
| T450 |
35801 |
0 |
0 |
0 |
| T451 |
50546 |
0 |
0 |
0 |
| T452 |
69624 |
0 |
0 |
0 |
| T453 |
95023 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
296 |
0 |
0 |
| T7 |
562 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T87 |
584 |
0 |
0 |
0 |
| T128 |
876 |
0 |
0 |
0 |
| T371 |
3680 |
0 |
0 |
0 |
| T392 |
0 |
12 |
0 |
0 |
| T393 |
0 |
18 |
0 |
0 |
| T394 |
0 |
64 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T415 |
0 |
7 |
0 |
0 |
| T423 |
0 |
1 |
0 |
0 |
| T448 |
2411 |
0 |
0 |
0 |
| T449 |
451 |
0 |
0 |
0 |
| T450 |
471 |
0 |
0 |
0 |
| T451 |
866 |
0 |
0 |
0 |
| T452 |
907 |
0 |
0 |
0 |
| T453 |
978 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
269 |
0 |
0 |
| T392 |
5822 |
13 |
0 |
0 |
| T393 |
5969 |
12 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
1 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
269 |
0 |
0 |
| T392 |
649018 |
13 |
0 |
0 |
| T393 |
666297 |
12 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
1 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T392,T393,T395 |
| 1 | 0 | Covered | T392,T393,T395 |
| 1 | 1 | Covered | T392,T393,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
140759101 |
269 |
0 |
0 |
| T392 |
649018 |
13 |
0 |
0 |
| T393 |
666297 |
12 |
0 |
0 |
| T394 |
149979 |
64 |
0 |
0 |
| T395 |
79422 |
2 |
0 |
0 |
| T396 |
825332 |
1 |
0 |
0 |
| T397 |
88880 |
2 |
0 |
0 |
| T415 |
314807 |
1 |
0 |
0 |
| T417 |
82494 |
2 |
0 |
0 |
| T423 |
56550 |
1 |
0 |
0 |
| T424 |
49928 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1717037 |
269 |
0 |
0 |
| T392 |
5822 |
13 |
0 |
0 |
| T393 |
5969 |
12 |
0 |
0 |
| T394 |
12871 |
64 |
0 |
0 |
| T395 |
911 |
2 |
0 |
0 |
| T396 |
7237 |
1 |
0 |
0 |
| T397 |
979 |
2 |
0 |
0 |
| T415 |
2838 |
1 |
0 |
0 |
| T417 |
963 |
2 |
0 |
0 |
| T423 |
729 |
1 |
0 |
0 |
| T424 |
785 |
1 |
0 |
0 |