Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.77 94.12 89.29 87.28 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 983141422 4314 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 983141422 4314 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 983141422 4314 0 0
T4 142498 15 0 0
T5 122533 15 0 0
T6 737721 2 0 0
T17 214832 4 0 0
T30 283999 2 0 0
T31 161782 2 0 0
T58 112394 1 0 0
T59 91867 0 0 0
T93 472771 1 0 0
T95 93145 1 0 0
T96 95721 1 0 0
T121 515132 0 0 0
T122 298587 0 0 0
T167 242156 0 0 0
T194 88508 8 0 0
T195 0 7 0 0
T196 0 3 0 0
T199 155039 0 0 0
T296 0 7 0 0
T297 0 8 0 0
T298 0 8 0 0
T299 398187 0 0 0
T300 525963 0 0 0
T301 38311 0 0 0
T302 580275 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 983141422 4314 0 0
T4 142498 15 0 0
T5 122533 15 0 0
T6 737721 2 0 0
T17 214832 4 0 0
T30 283999 2 0 0
T31 161782 2 0 0
T58 112394 1 0 0
T59 91867 0 0 0
T93 472771 1 0 0
T95 93145 1 0 0
T96 95721 1 0 0
T121 515132 0 0 0
T122 298587 0 0 0
T167 242156 0 0 0
T194 88508 8 0 0
T195 0 7 0 0
T196 0 3 0 0
T199 155039 0 0 0
T296 0 7 0 0
T297 0 8 0 0
T298 0 8 0 0
T299 398187 0 0 0
T300 525963 0 0 0
T301 38311 0 0 0
T302 580275 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 491570711 41 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 491570711 41 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 491570711 41 0 0
T59 91867 0 0 0
T121 515132 0 0 0
T122 298587 0 0 0
T167 242156 0 0 0
T194 88508 8 0 0
T195 0 7 0 0
T196 0 3 0 0
T199 155039 0 0 0
T296 0 7 0 0
T297 0 8 0 0
T298 0 8 0 0
T299 398187 0 0 0
T300 525963 0 0 0
T301 38311 0 0 0
T302 580275 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 491570711 41 0 0
T59 91867 0 0 0
T121 515132 0 0 0
T122 298587 0 0 0
T167 242156 0 0 0
T194 88508 8 0 0
T195 0 7 0 0
T196 0 3 0 0
T199 155039 0 0 0
T296 0 7 0 0
T297 0 8 0 0
T298 0 8 0 0
T299 398187 0 0 0
T300 525963 0 0 0
T301 38311 0 0 0
T302 580275 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 491570711 4273 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 491570711 4273 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 491570711 4273 0 0
T4 142498 15 0 0
T5 122533 15 0 0
T6 737721 2 0 0
T17 214832 4 0 0
T30 283999 2 0 0
T31 161782 2 0 0
T58 112394 1 0 0
T93 472771 1 0 0
T95 93145 1 0 0
T96 95721 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 491570711 4273 0 0
T4 142498 15 0 0
T5 122533 15 0 0
T6 737721 2 0 0
T17 214832 4 0 0
T30 283999 2 0 0
T31 161782 2 0 0
T58 112394 1 0 0
T93 472771 1 0 0
T95 93145 1 0 0
T96 95721 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%