SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
87.50 | 87.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
87.50 | 87.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.26 | 96.47 | 89.29 | 87.38 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
91.67 | 91.67 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
91.67 | 91.67 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
89.31 | 99.65 | 66.67 | 90.22 | 100.00 | 90.00 | u_rv_plic |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.71 | 99.06 | 86.63 | 97.97 | 82.86 | 92.00 | u_pinmux_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.26 | 96.47 | 89.29 | 87.38 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.26 | 96.47 | 89.29 | 87.38 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.26 | 96.47 | 89.29 | 87.38 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T287,T125,T134 | Yes | T287,T125,T134 | INPUT |
alert_req_i | Yes | Yes | T115,T284,T164 | Yes | T115,T265,T284 | INPUT |
alert_ack_o | Yes | Yes | T115,T265,T284 | Yes | T115,T265,T284 | OUTPUT |
alert_state_o | Yes | Yes | T115,T164,T151 | Yes | T115,T265,T284 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T265 | Yes | T104,T68,T265 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T78 | Yes | T104,T68,T78 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T78 | Yes | T104,T68,T78 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T265 | Yes | T104,T68,T265 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 10 | 83.33 |
Total Bits | 24 | 21 | 87.50 |
Total Bits 0->1 | 12 | 11 | 91.67 |
Total Bits 1->0 | 12 | 10 | 83.33 |
Ports | 12 | 10 | 83.33 |
Port Bits | 24 | 21 | 87.50 |
Port Bits 0->1 | 12 | 11 | 91.67 |
Port Bits 1->0 | 12 | 10 | 83.33 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T125,T126,T9 | Yes | T125,T126,T9 | INPUT |
alert_req_i | Yes | Yes | T411 | Yes | T411 | INPUT |
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | Yes | T411 | OUTPUT | |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T125 | Yes | T104,T68,T125 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T125 | Yes | T104,T68,T125 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 10 | 83.33 |
Total Bits | 24 | 22 | 91.67 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 10 | 83.33 |
Ports | 12 | 10 | 83.33 |
Port Bits | 24 | 22 | 91.67 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 10 | 83.33 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T125,T126,T279 | Yes | T125,T126,T279 | INPUT |
alert_req_i | No | No | Yes | T265,T266 | INPUT | |
alert_ack_o | Yes | Yes | T265,T266 | Yes | T265,T266 | OUTPUT |
alert_state_o | No | No | Yes | T265,T266 | OUTPUT | |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T265 | Yes | T104,T68,T265 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T78 | Yes | T104,T68,T78 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T78 | Yes | T104,T68,T78 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T265 | Yes | T104,T68,T265 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T125,T126,T9 | Yes | T125,T126,T9 | INPUT |
alert_req_i | Yes | Yes | T164,T168,T169 | Yes | T164,T167,T168 | INPUT |
alert_ack_o | Yes | Yes | T164,T167,T168 | Yes | T164,T167,T168 | OUTPUT |
alert_state_o | Yes | Yes | T164,T168,T169 | Yes | T164,T167,T168 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T164 | Yes | T104,T68,T164 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T164 | Yes | T104,T68,T164 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T125,T126,T9 | Yes | T125,T126,T9 | INPUT |
alert_req_i | Yes | Yes | T391,T392,T393 | Yes | T391,T392,T393 | INPUT |
alert_ack_o | Yes | Yes | T391,T392,T393 | Yes | T391,T392,T393 | OUTPUT |
alert_state_o | Yes | Yes | T391,T392,T393 | Yes | T391,T392,T393 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T125 | Yes | T104,T68,T125 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T125 | Yes | T104,T68,T125 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T287,T125,T134 | Yes | T287,T125,T134 | INPUT |
alert_req_i | Yes | Yes | T9,T12 | Yes | T9,T12 | INPUT |
alert_ack_o | Yes | Yes | T9,T12 | Yes | T9,T12 | OUTPUT |
alert_state_o | Yes | Yes | T9,T12 | Yes | T9,T12 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T287 | Yes | T104,T68,T287 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T104,T68,T165 | Yes | T104,T68,T165 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T287 | Yes | T104,T68,T287 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
rst_ni | Yes | Yes | T19,T20,T41 | Yes | T4,T5,T6 | INPUT |
alert_test_i | Yes | Yes | T125,T126,T9 | Yes | T125,T126,T9 | INPUT |
alert_req_i | Yes | Yes | T115,T284,T151 | Yes | T115,T284,T151 | INPUT |
alert_ack_o | Yes | Yes | T115,T284,T151 | Yes | T115,T284,T151 | OUTPUT |
alert_state_o | Yes | Yes | T115,T151,T294 | Yes | T115,T284,T151 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T104,T68,T115 | Yes | T104,T68,T115 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T104,T68,T165 | Yes | T68,T165,T299 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T68,T165,T299 | Yes | T104,T68,T165 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T104,T68,T115 | Yes | T104,T68,T115 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |