Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T8,T281 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T8,T2 |
| 1 | 1 | Covered | T1,T8,T281 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T8,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T8,T281 |
| 1 | 1 | Covered | T1,T8,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T8,T281 |
| 0 |
0 |
1 |
Covered |
T1,T8,T2 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T8,T281 |
| 0 |
0 |
1 |
Covered |
T1,T8,T2 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
48592 |
0 |
0 |
| T1 |
87898 |
3387 |
0 |
0 |
| T2 |
0 |
1456 |
0 |
0 |
| T3 |
43001 |
1087 |
0 |
0 |
| T7 |
0 |
1494 |
0 |
0 |
| T8 |
0 |
271 |
0 |
0 |
| T9 |
1615040 |
7689 |
0 |
0 |
| T10 |
0 |
296 |
0 |
0 |
| T11 |
0 |
3930 |
0 |
0 |
| T12 |
0 |
10450 |
0 |
0 |
| T13 |
0 |
2195 |
0 |
0 |
| T14 |
0 |
3133 |
0 |
0 |
| T15 |
0 |
1343 |
0 |
0 |
| T61 |
840212 |
0 |
0 |
0 |
| T62 |
167442 |
0 |
0 |
0 |
| T68 |
276190 |
0 |
0 |
0 |
| T75 |
107126 |
0 |
0 |
0 |
| T137 |
43244 |
0 |
0 |
0 |
| T144 |
208016 |
0 |
0 |
0 |
| T145 |
223790 |
0 |
0 |
0 |
| T159 |
0 |
1234 |
0 |
0 |
| T176 |
0 |
3825 |
0 |
0 |
| T177 |
0 |
3828 |
0 |
0 |
| T178 |
44462 |
0 |
0 |
0 |
| T179 |
386490 |
0 |
0 |
0 |
| T180 |
132746 |
0 |
0 |
0 |
| T257 |
408768 |
0 |
0 |
0 |
| T281 |
0 |
307 |
0 |
0 |
| T404 |
154256 |
0 |
0 |
0 |
| T428 |
0 |
1887 |
0 |
0 |
| T429 |
249788 |
0 |
0 |
0 |
| T430 |
189796 |
0 |
0 |
0 |
| T431 |
161440 |
0 |
0 |
0 |
| T432 |
417908 |
0 |
0 |
0 |
| T433 |
216932 |
0 |
0 |
0 |
| T434 |
43584 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39383425 |
34576425 |
0 |
0 |
| T4 |
9225 |
4875 |
0 |
0 |
| T5 |
67725 |
63400 |
0 |
0 |
| T6 |
10900 |
6550 |
0 |
0 |
| T16 |
11825 |
7475 |
0 |
0 |
| T19 |
45450 |
39525 |
0 |
0 |
| T20 |
287275 |
279800 |
0 |
0 |
| T41 |
57900 |
53575 |
0 |
0 |
| T42 |
10400 |
6100 |
0 |
0 |
| T54 |
68750 |
64450 |
0 |
0 |
| T85 |
16975 |
12650 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
127 |
0 |
0 |
| T1 |
87898 |
9 |
0 |
0 |
| T2 |
0 |
3 |
0 |
0 |
| T3 |
43001 |
3 |
0 |
0 |
| T7 |
0 |
5 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
1615040 |
25 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
25 |
0 |
0 |
| T13 |
0 |
5 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T61 |
840212 |
0 |
0 |
0 |
| T62 |
167442 |
0 |
0 |
0 |
| T68 |
276190 |
0 |
0 |
0 |
| T75 |
107126 |
0 |
0 |
0 |
| T137 |
43244 |
0 |
0 |
0 |
| T144 |
208016 |
0 |
0 |
0 |
| T145 |
223790 |
0 |
0 |
0 |
| T159 |
0 |
3 |
0 |
0 |
| T176 |
0 |
10 |
0 |
0 |
| T177 |
0 |
10 |
0 |
0 |
| T178 |
44462 |
0 |
0 |
0 |
| T179 |
386490 |
0 |
0 |
0 |
| T180 |
132746 |
0 |
0 |
0 |
| T257 |
408768 |
0 |
0 |
0 |
| T404 |
154256 |
0 |
0 |
0 |
| T428 |
0 |
5 |
0 |
0 |
| T429 |
249788 |
0 |
0 |
0 |
| T430 |
189796 |
0 |
0 |
0 |
| T431 |
161440 |
0 |
0 |
0 |
| T432 |
417908 |
0 |
0 |
0 |
| T433 |
216932 |
0 |
0 |
0 |
| T434 |
43584 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
575750 |
555675 |
0 |
0 |
| T5 |
7498900 |
7485750 |
0 |
0 |
| T6 |
609000 |
596475 |
0 |
0 |
| T16 |
813250 |
797150 |
0 |
0 |
| T19 |
1631950 |
1616175 |
0 |
0 |
| T20 |
3287300 |
3284050 |
0 |
0 |
| T41 |
5706450 |
5693575 |
0 |
0 |
| T42 |
454300 |
444075 |
0 |
0 |
| T54 |
7573100 |
7559900 |
0 |
0 |
| T85 |
1006325 |
992500 |
0 |
0 |