Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T9,T14 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T9,T14 |
1 | 1 | Covered | T1,T9,T14 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T9,T14 |
1 | - | Covered | T1,T14,T15 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T9,T14 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T9,T14 |
1 | 1 | Covered | T1,T9,T14 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T9,T14 |
0 |
0 |
1 |
Covered |
T1,T9,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T9,T14 |
0 |
0 |
1 |
Covered |
T1,T9,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
3116 |
0 |
0 |
T1 |
43949 |
819 |
0 |
0 |
T9 |
0 |
331 |
0 |
0 |
T12 |
0 |
398 |
0 |
0 |
T14 |
0 |
649 |
0 |
0 |
T15 |
0 |
919 |
0 |
0 |
T62 |
83721 |
0 |
0 |
0 |
T68 |
138095 |
0 |
0 |
0 |
T75 |
53563 |
0 |
0 |
0 |
T137 |
21622 |
0 |
0 |
0 |
T144 |
104008 |
0 |
0 |
0 |
T145 |
111895 |
0 |
0 |
0 |
T178 |
22231 |
0 |
0 |
0 |
T179 |
193245 |
0 |
0 |
0 |
T180 |
66373 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
8 |
0 |
0 |
T1 |
43949 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T62 |
83721 |
0 |
0 |
0 |
T68 |
138095 |
0 |
0 |
0 |
T75 |
53563 |
0 |
0 |
0 |
T137 |
21622 |
0 |
0 |
0 |
T144 |
104008 |
0 |
0 |
0 |
T145 |
111895 |
0 |
0 |
0 |
T178 |
22231 |
0 |
0 |
0 |
T179 |
193245 |
0 |
0 |
0 |
T180 |
66373 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T9,T12 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
701 |
0 |
0 |
T9 |
403760 |
305 |
0 |
0 |
T12 |
0 |
396 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T9,T12 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
773 |
0 |
0 |
T9 |
403760 |
305 |
0 |
0 |
T12 |
0 |
468 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T9,T12 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
766 |
0 |
0 |
T9 |
403760 |
322 |
0 |
0 |
T12 |
0 |
444 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T9,T12 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
749 |
0 |
0 |
T9 |
403760 |
296 |
0 |
0 |
T12 |
0 |
453 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T7,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T7,T11 |
1 | 1 | Covered | T3,T7,T11 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T3,T7,T11 |
1 | - | Covered | T3,T7,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T7,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T7,T11 |
1 | 1 | Covered | T3,T7,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T7,T11 |
0 |
0 |
1 |
Covered |
T3,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T7,T11 |
0 |
0 |
1 |
Covered |
T3,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
9473 |
0 |
0 |
T3 |
43001 |
813 |
0 |
0 |
T7 |
0 |
634 |
0 |
0 |
T9 |
0 |
346 |
0 |
0 |
T11 |
0 |
1609 |
0 |
0 |
T12 |
0 |
442 |
0 |
0 |
T13 |
0 |
874 |
0 |
0 |
T22 |
23549 |
0 |
0 |
0 |
T73 |
42741 |
0 |
0 |
0 |
T159 |
0 |
947 |
0 |
0 |
T176 |
0 |
1536 |
0 |
0 |
T177 |
0 |
1510 |
0 |
0 |
T428 |
0 |
762 |
0 |
0 |
T435 |
57846 |
0 |
0 |
0 |
T436 |
47430 |
0 |
0 |
0 |
T437 |
21951 |
0 |
0 |
0 |
T438 |
53055 |
0 |
0 |
0 |
T439 |
43212 |
0 |
0 |
0 |
T440 |
50824 |
0 |
0 |
0 |
T441 |
63069 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
24 |
0 |
0 |
T3 |
43001 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T22 |
23549 |
0 |
0 |
0 |
T73 |
42741 |
0 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T176 |
0 |
4 |
0 |
0 |
T177 |
0 |
4 |
0 |
0 |
T428 |
0 |
2 |
0 |
0 |
T435 |
57846 |
0 |
0 |
0 |
T436 |
47430 |
0 |
0 |
0 |
T437 |
21951 |
0 |
0 |
0 |
T438 |
53055 |
0 |
0 |
0 |
T439 |
43212 |
0 |
0 |
0 |
T440 |
50824 |
0 |
0 |
0 |
T441 |
63069 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T9,T12 |
1 | 1 | Covered | T2,T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T2,T9,T12 |
1 | - | Covered | T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T9,T12 |
1 | 1 | Covered | T2,T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T9,T12 |
0 |
0 |
1 |
Covered |
T2,T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T9,T12 |
0 |
0 |
1 |
Covered |
T2,T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
1767 |
0 |
0 |
T2 |
31932 |
1058 |
0 |
0 |
T9 |
0 |
300 |
0 |
0 |
T12 |
0 |
409 |
0 |
0 |
T78 |
54013 |
0 |
0 |
0 |
T225 |
56954 |
0 |
0 |
0 |
T373 |
72539 |
0 |
0 |
0 |
T394 |
70577 |
0 |
0 |
0 |
T442 |
38577 |
0 |
0 |
0 |
T443 |
23569 |
0 |
0 |
0 |
T444 |
37107 |
0 |
0 |
0 |
T445 |
35397 |
0 |
0 |
0 |
T446 |
24189 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
4 |
0 |
0 |
T2 |
31932 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T78 |
54013 |
0 |
0 |
0 |
T225 |
56954 |
0 |
0 |
0 |
T373 |
72539 |
0 |
0 |
0 |
T394 |
70577 |
0 |
0 |
0 |
T442 |
38577 |
0 |
0 |
0 |
T443 |
23569 |
0 |
0 |
0 |
T444 |
37107 |
0 |
0 |
0 |
T445 |
35397 |
0 |
0 |
0 |
T446 |
24189 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T9,T12 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
679 |
0 |
0 |
T9 |
403760 |
293 |
0 |
0 |
T12 |
0 |
386 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T9,T14 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T9,T14 |
1 | 1 | Covered | T1,T9,T14 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T9,T14 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T9,T14 |
1 | 1 | Covered | T1,T9,T14 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T9,T14 |
0 |
0 |
1 |
Covered |
T1,T9,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T9,T14 |
0 |
0 |
1 |
Covered |
T1,T9,T14 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
1864 |
0 |
0 |
T1 |
43949 |
444 |
0 |
0 |
T9 |
0 |
346 |
0 |
0 |
T12 |
0 |
376 |
0 |
0 |
T14 |
0 |
274 |
0 |
0 |
T15 |
0 |
424 |
0 |
0 |
T62 |
83721 |
0 |
0 |
0 |
T68 |
138095 |
0 |
0 |
0 |
T75 |
53563 |
0 |
0 |
0 |
T137 |
21622 |
0 |
0 |
0 |
T144 |
104008 |
0 |
0 |
0 |
T145 |
111895 |
0 |
0 |
0 |
T178 |
22231 |
0 |
0 |
0 |
T179 |
193245 |
0 |
0 |
0 |
T180 |
66373 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
5 |
0 |
0 |
T1 |
43949 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T62 |
83721 |
0 |
0 |
0 |
T68 |
138095 |
0 |
0 |
0 |
T75 |
53563 |
0 |
0 |
0 |
T137 |
21622 |
0 |
0 |
0 |
T144 |
104008 |
0 |
0 |
0 |
T145 |
111895 |
0 |
0 |
0 |
T178 |
22231 |
0 |
0 |
0 |
T179 |
193245 |
0 |
0 |
0 |
T180 |
66373 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
772 |
0 |
0 |
T9 |
403760 |
306 |
0 |
0 |
T12 |
0 |
466 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
672 |
0 |
0 |
T9 |
403760 |
299 |
0 |
0 |
T12 |
0 |
373 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
724 |
0 |
0 |
T9 |
403760 |
309 |
0 |
0 |
T12 |
0 |
415 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
707 |
0 |
0 |
T9 |
403760 |
337 |
0 |
0 |
T12 |
0 |
370 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T7,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T3,T7,T11 |
1 | 1 | Covered | T3,T7,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T7,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T7,T11 |
1 | 1 | Covered | T3,T7,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T7,T11 |
0 |
0 |
1 |
Covered |
T3,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T3,T7,T11 |
0 |
0 |
1 |
Covered |
T3,T7,T11 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
4534 |
0 |
0 |
T3 |
43001 |
274 |
0 |
0 |
T7 |
0 |
258 |
0 |
0 |
T9 |
0 |
252 |
0 |
0 |
T11 |
0 |
742 |
0 |
0 |
T12 |
0 |
399 |
0 |
0 |
T13 |
0 |
379 |
0 |
0 |
T22 |
23549 |
0 |
0 |
0 |
T73 |
42741 |
0 |
0 |
0 |
T159 |
0 |
287 |
0 |
0 |
T176 |
0 |
791 |
0 |
0 |
T177 |
0 |
764 |
0 |
0 |
T428 |
0 |
388 |
0 |
0 |
T435 |
57846 |
0 |
0 |
0 |
T436 |
47430 |
0 |
0 |
0 |
T437 |
21951 |
0 |
0 |
0 |
T438 |
53055 |
0 |
0 |
0 |
T439 |
43212 |
0 |
0 |
0 |
T440 |
50824 |
0 |
0 |
0 |
T441 |
63069 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
13 |
0 |
0 |
T3 |
43001 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T22 |
23549 |
0 |
0 |
0 |
T73 |
42741 |
0 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T176 |
0 |
2 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
T428 |
0 |
1 |
0 |
0 |
T435 |
57846 |
0 |
0 |
0 |
T436 |
47430 |
0 |
0 |
0 |
T437 |
21951 |
0 |
0 |
0 |
T438 |
53055 |
0 |
0 |
0 |
T439 |
43212 |
0 |
0 |
0 |
T440 |
50824 |
0 |
0 |
0 |
T441 |
63069 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T9,T12 |
1 | 1 | Covered | T2,T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T9,T12 |
1 | 1 | Covered | T2,T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T9,T12 |
0 |
0 |
1 |
Covered |
T2,T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T2,T9,T12 |
0 |
0 |
1 |
Covered |
T2,T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
1095 |
0 |
0 |
T2 |
31932 |
398 |
0 |
0 |
T9 |
0 |
313 |
0 |
0 |
T12 |
0 |
384 |
0 |
0 |
T78 |
54013 |
0 |
0 |
0 |
T225 |
56954 |
0 |
0 |
0 |
T373 |
72539 |
0 |
0 |
0 |
T394 |
70577 |
0 |
0 |
0 |
T442 |
38577 |
0 |
0 |
0 |
T443 |
23569 |
0 |
0 |
0 |
T444 |
37107 |
0 |
0 |
0 |
T445 |
35397 |
0 |
0 |
0 |
T446 |
24189 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
3 |
0 |
0 |
T2 |
31932 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T78 |
54013 |
0 |
0 |
0 |
T225 |
56954 |
0 |
0 |
0 |
T373 |
72539 |
0 |
0 |
0 |
T394 |
70577 |
0 |
0 |
0 |
T442 |
38577 |
0 |
0 |
0 |
T443 |
23569 |
0 |
0 |
0 |
T444 |
37107 |
0 |
0 |
0 |
T445 |
35397 |
0 |
0 |
0 |
T446 |
24189 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
773 |
0 |
0 |
T9 |
403760 |
353 |
0 |
0 |
T12 |
0 |
420 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T12 |
1 | 1 | Covered | T9,T12 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T9,T12 |
0 |
0 |
1 |
Covered |
T9,T12 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
680 |
0 |
0 |
T9 |
403760 |
272 |
0 |
0 |
T12 |
0 |
408 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
2 |
0 |
0 |
T9 |
403760 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T61 |
210053 |
0 |
0 |
0 |
T257 |
102192 |
0 |
0 |
0 |
T404 |
38564 |
0 |
0 |
0 |
T429 |
62447 |
0 |
0 |
0 |
T430 |
47449 |
0 |
0 |
0 |
T431 |
40360 |
0 |
0 |
0 |
T432 |
104477 |
0 |
0 |
0 |
T433 |
54233 |
0 |
0 |
0 |
T434 |
10896 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T281,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T8,T9,T10 |
1 | 1 | Covered | T8,T281,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T9,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T281,T9 |
1 | 1 | Covered | T8,T9,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T281,T9 |
0 |
0 |
1 |
Covered |
T8,T9,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T8,T281,T9 |
0 |
0 |
1 |
Covered |
T8,T9,T10 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
1624 |
0 |
0 |
T8 |
33880 |
271 |
0 |
0 |
T9 |
0 |
317 |
0 |
0 |
T10 |
0 |
296 |
0 |
0 |
T12 |
0 |
433 |
0 |
0 |
T95 |
47078 |
0 |
0 |
0 |
T114 |
54315 |
0 |
0 |
0 |
T133 |
151234 |
0 |
0 |
0 |
T143 |
27803 |
0 |
0 |
0 |
T201 |
214415 |
0 |
0 |
0 |
T214 |
18526 |
0 |
0 |
0 |
T281 |
0 |
307 |
0 |
0 |
T447 |
163279 |
0 |
0 |
0 |
T448 |
15787 |
0 |
0 |
0 |
T449 |
40659 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1575337 |
1383057 |
0 |
0 |
T4 |
369 |
195 |
0 |
0 |
T5 |
2709 |
2536 |
0 |
0 |
T6 |
436 |
262 |
0 |
0 |
T16 |
473 |
299 |
0 |
0 |
T19 |
1818 |
1581 |
0 |
0 |
T20 |
11491 |
11192 |
0 |
0 |
T41 |
2316 |
2143 |
0 |
0 |
T42 |
416 |
244 |
0 |
0 |
T54 |
2750 |
2578 |
0 |
0 |
T85 |
679 |
506 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
4 |
0 |
0 |
T8 |
33880 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T95 |
47078 |
0 |
0 |
0 |
T114 |
54315 |
0 |
0 |
0 |
T133 |
151234 |
0 |
0 |
0 |
T143 |
27803 |
0 |
0 |
0 |
T201 |
214415 |
0 |
0 |
0 |
T214 |
18526 |
0 |
0 |
0 |
T447 |
163279 |
0 |
0 |
0 |
T448 |
15787 |
0 |
0 |
0 |
T449 |
40659 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123339791 |
122671642 |
0 |
0 |
T4 |
23030 |
22227 |
0 |
0 |
T5 |
299956 |
299430 |
0 |
0 |
T6 |
24360 |
23859 |
0 |
0 |
T16 |
32530 |
31886 |
0 |
0 |
T19 |
65278 |
64647 |
0 |
0 |
T20 |
131492 |
131362 |
0 |
0 |
T41 |
228258 |
227743 |
0 |
0 |
T42 |
18172 |
17763 |
0 |
0 |
T54 |
302924 |
302396 |
0 |
0 |
T85 |
40253 |
39700 |
0 |
0 |