Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_slow_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_slow_ni |
Yes |
Yes |
T36,T37,T38 |
Yes |
T4,T5,T6 |
INPUT |
rst_ni |
Yes |
Yes |
T36,T37,T38 |
Yes |
T4,T5,T6 |
INPUT |
rst_main_ni |
Yes |
Yes |
T36,T37,T38 |
Yes |
T4,T5,T6 |
INPUT |
clk_lc_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_lc_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
clk_esc_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
rst_esc_ni |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T4,T18,T251 |
Yes |
T4,T18,T251 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_user.instr_type[0] |
Yes |
Yes |
*T4,*T6,*T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_user.instr_type[2:1] |
No |
No |
|
No |
|
INPUT |
tl_i.a_user.instr_type[3] |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T18,T251 |
Yes |
T4,T18,T251 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_address[1:0] |
No |
No |
|
No |
|
INPUT |
tl_i.a_address[6:2] |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_address[21:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[22] |
Yes |
Yes |
*T4,*T6,*T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T4,*T6,*T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T23,*T24,*T81 |
Yes |
T23,T24,T81 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T60,T61,T62 |
Yes |
T60,T61,T62 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[0] |
Yes |
Yes |
*T23,*T24,*T28 |
Yes |
T23,T24,T28 |
INPUT |
tl_i.a_opcode[1] |
No |
No |
|
No |
|
INPUT |
tl_i.a_opcode[2] |
Yes |
Yes |
T4,T6,T20 |
Yes |
T4,T6,T20 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T18,T251 |
Yes |
T4,T18,T251 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T18,T251 |
Yes |
T4,T18,T251 |
OUTPUT |
tl_o.d_error |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T4,T18,T76 |
Yes |
T4,T18,T76 |
OUTPUT |
tl_o.d_user.rsp_intg[1:0] |
Yes |
Yes |
T4,T18,T76 |
Yes |
T4,T18,T76 |
OUTPUT |
tl_o.d_user.rsp_intg[3:2] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_user.rsp_intg[5:4] |
Yes |
Yes |
T337,*T87,*T73 |
Yes |
T4,T18,T251 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T4,T18,T76 |
Yes |
T4,T18,T76 |
OUTPUT |
tl_o.d_sink |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[0] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[1] |
Yes |
Yes |
*T4,*T18,*T76 |
Yes |
T4,T18,T251 |
OUTPUT |
tl_o.d_source[5:2] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[0] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_size[1] |
Yes |
Yes |
T337,T87,T73 |
Yes |
T4,T18,T251 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T4,*T18,*T76 |
Yes |
T4,T18,T251 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T18,T251 |
Yes |
T4,T18,T251 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T249,T395,T131 |
Yes |
T249,T395,T131 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T131,T33,T34 |
Yes |
T131,T34,T35 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T131,T34,T35 |
Yes |
T131,T33,T34 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T249,T395,T131 |
Yes |
T249,T395,T131 |
OUTPUT |
pwr_ast_i.main_pok |
Yes |
Yes |
T36,T37,T38 |
Yes |
T4,T5,T6 |
INPUT |
pwr_ast_i.usb_clk_val |
Yes |
Yes |
T82,T36,T97 |
Yes |
T4,T5,T6 |
INPUT |
pwr_ast_i.io_clk_val |
Yes |
Yes |
T5,T82,T36 |
Yes |
T4,T5,T6 |
INPUT |
pwr_ast_i.core_clk_val |
Yes |
Yes |
T82,T36,T97 |
Yes |
T4,T5,T6 |
INPUT |
pwr_ast_i.slow_clk_val |
Yes |
Yes |
T82,T97,T84 |
Yes |
T4,T5,T6 |
INPUT |
pwr_ast_o.usb_clk_en |
Yes |
Yes |
T36,T90,T37 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_ast_o.io_clk_en |
Yes |
Yes |
T36,T90,T37 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_ast_o.core_clk_en |
Yes |
Yes |
T36,T90,T37 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_ast_o.slow_clk_en |
No |
No |
|
No |
|
OUTPUT |
pwr_ast_o.pwr_clamp |
Yes |
Yes |
T4,T5,T6 |
Yes |
T36,T37,T38 |
OUTPUT |
pwr_ast_o.pwr_clamp_env |
Yes |
Yes |
T4,T5,T6 |
Yes |
T36,T37,T38 |
OUTPUT |
pwr_ast_o.main_pd_n |
Yes |
Yes |
T87,T88,T89 |
Yes |
T87,T88,T89 |
OUTPUT |
pwr_rst_i.rst_sys_src_n[1:0] |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_rst_i.rst_lc_src_n[1:0] |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_rst_o.reset_cause[1:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T17,T18,T19 |
OUTPUT |
pwr_rst_o.rstreqs[4:0] |
Yes |
Yes |
T249,T337,T87 |
Yes |
T249,T337,T87 |
OUTPUT |
pwr_rst_o.rst_sys_req[1:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T17,T18,T19 |
OUTPUT |
pwr_rst_o.rst_lc_req[1:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T17,T18,T19 |
OUTPUT |
pwr_clk_o.usb_ip_clk_en |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_clk_o.io_ip_clk_en |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_clk_o.main_ip_clk_en |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_clk_i.usb_status |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_clk_i.io_status |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_clk_i.main_status |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_otp_i.otp_idle |
Yes |
Yes |
T5,T17,T18 |
Yes |
T4,T5,T6 |
INPUT |
pwr_otp_i.otp_done |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_otp_o.otp_init |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_lc_i.lc_idle |
Yes |
Yes |
T5,T17,T18 |
Yes |
T4,T5,T6 |
INPUT |
pwr_lc_i.lc_done |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
INPUT |
pwr_lc_o.lc_init |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
pwr_flash_i.flash_idle |
Yes |
Yes |
T91,T36,T37 |
Yes |
T91,T36,T37 |
INPUT |
pwr_cpu_i.core_sleeping |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
fetch_en_o[3:0] |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T5,T6 |
OUTPUT |
lc_hw_debug_en_i[3:0] |
Yes |
Yes |
T17,T18,T19 |
Yes |
T4,T6,T20 |
INPUT |
lc_dft_en_i[3:0] |
Yes |
Yes |
T17,T18,T19 |
Yes |
T6,T20,T21 |
INPUT |
wakeups_i[5:0] |
Yes |
Yes |
T249,T337,T87 |
Yes |
T249,T337,T87 |
INPUT |
rstreqs_i[1:0] |
Yes |
Yes |
T249,T337,T87 |
Yes |
T249,T337,T87 |
INPUT |
ndmreset_req_i |
Yes |
Yes |
T8,T9,T22 |
Yes |
T8,T9,T22 |
INPUT |
strap_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
low_power_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T36,T90,T37 |
OUTPUT |
rom_ctrl_i.good[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T17,T18,T19 |
INPUT |
rom_ctrl_i.done[3:0] |
Yes |
Yes |
T4,T5,T6 |
Yes |
T17,T18,T19 |
INPUT |
sw_rst_req_i[3:0] |
Yes |
Yes |
T36,T37,T38 |
Yes |
T36,T37,T38 |
INPUT |
esc_rst_tx_i.esc_n |
Yes |
Yes |
T17,T19,T31 |
Yes |
T17,T19,T31 |
INPUT |
esc_rst_tx_i.esc_p |
Yes |
Yes |
T17,T19,T31 |
Yes |
T17,T19,T31 |
INPUT |
esc_rst_rx_o.resp_n |
Yes |
Yes |
T17,T19,T31 |
Yes |
T17,T19,T31 |
OUTPUT |
esc_rst_rx_o.resp_p |
Yes |
Yes |
T17,T19,T31 |
Yes |
T17,T19,T31 |
OUTPUT |
intr_wakeup_o |
Yes |
Yes |
T90,T344,T345 |
Yes |
T90,T344,T345 |
OUTPUT |