Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.69 94.12 89.29 86.88 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 940194608 4095 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 940194608 4095 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 940194608 4095 0 0
T4 134245 15 0 0
T5 41365 0 0 0
T6 197158 1 0 0
T17 221235 4 0 0
T18 219998 2 0 0
T19 261468 4 0 0
T20 218705 1 0 0
T21 663418 1 0 0
T30 281838 0 0 0
T31 0 4 0 0
T91 217010 2 0 0
T132 212915 1 0 0
T182 166829 0 0 0
T204 274625 0 0 0
T219 69565 7 0 0
T220 90942 8 0 0
T221 0 12 0 0
T302 0 2 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 500836 0 0 0
T306 244134 0 0 0
T307 106667 0 0 0
T308 889506 0 0 0
T309 102304 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 940194608 4095 0 0
T4 134245 15 0 0
T5 41365 0 0 0
T6 197158 1 0 0
T17 221235 4 0 0
T18 219998 2 0 0
T19 261468 4 0 0
T20 218705 1 0 0
T21 663418 1 0 0
T30 281838 0 0 0
T31 0 4 0 0
T91 217010 2 0 0
T132 212915 1 0 0
T182 166829 0 0 0
T204 274625 0 0 0
T219 69565 7 0 0
T220 90942 8 0 0
T221 0 12 0 0
T302 0 2 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 500836 0 0 0
T306 244134 0 0 0
T307 106667 0 0 0
T308 889506 0 0 0
T309 102304 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 470097304 45 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 470097304 45 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 470097304 45 0 0
T30 281838 0 0 0
T182 166829 0 0 0
T204 274625 0 0 0
T219 69565 7 0 0
T220 90942 8 0 0
T221 0 12 0 0
T302 0 2 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 500836 0 0 0
T306 244134 0 0 0
T307 106667 0 0 0
T308 889506 0 0 0
T309 102304 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 470097304 45 0 0
T30 281838 0 0 0
T182 166829 0 0 0
T204 274625 0 0 0
T219 69565 7 0 0
T220 90942 8 0 0
T221 0 12 0 0
T302 0 2 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 500836 0 0 0
T306 244134 0 0 0
T307 106667 0 0 0
T308 889506 0 0 0
T309 102304 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 470097304 4050 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 470097304 4050 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 470097304 4050 0 0
T4 134245 15 0 0
T5 41365 0 0 0
T6 197158 1 0 0
T17 221235 4 0 0
T18 219998 2 0 0
T19 261468 4 0 0
T20 218705 1 0 0
T21 663418 1 0 0
T31 0 4 0 0
T91 217010 2 0 0
T132 212915 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 470097304 4050 0 0
T4 134245 15 0 0
T5 41365 0 0 0
T6 197158 1 0 0
T17 221235 4 0 0
T18 219998 2 0 0
T19 261468 4 0 0
T20 218705 1 0 0
T21 663418 1 0 0
T31 0 4 0 0
T91 217010 2 0 0
T132 212915 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%