Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.03 95.29 89.29 87.38 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1017064792 4363 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1017064792 4363 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1017064792 4363 0 0
T4 93806 1 0 0
T5 115592 18 0 0
T6 164418 9 0 0
T17 565394 4 0 0
T18 779240 1 0 0
T19 645188 3 0 0
T31 593502 1 0 0
T57 150680 0 0 0
T114 586064 4 0 0
T136 462483 0 0 0
T142 167544 1 0 0
T165 131696 1 0 0
T179 0 8 0 0
T217 0 8 0 0
T329 0 10 0 0
T330 0 2 0 0
T331 0 11 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1017064792 4363 0 0
T4 93806 1 0 0
T5 115592 18 0 0
T6 164418 9 0 0
T17 565394 4 0 0
T18 779240 1 0 0
T19 645188 3 0 0
T31 593502 1 0 0
T57 150680 0 0 0
T114 586064 4 0 0
T136 462483 0 0 0
T142 167544 1 0 0
T165 131696 1 0 0
T179 0 8 0 0
T217 0 8 0 0
T329 0 10 0 0
T330 0 2 0 0
T331 0 11 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 508532396 47 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 508532396 47 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 508532396 47 0 0
T6 82209 8 0 0
T17 282697 0 0 0
T18 389620 0 0 0
T19 322594 0 0 0
T31 296751 0 0 0
T57 150680 0 0 0
T114 293032 0 0 0
T136 462483 0 0 0
T142 83772 0 0 0
T165 65848 0 0 0
T179 0 8 0 0
T217 0 8 0 0
T329 0 10 0 0
T330 0 2 0 0
T331 0 11 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 508532396 47 0 0
T6 82209 8 0 0
T17 282697 0 0 0
T18 389620 0 0 0
T19 322594 0 0 0
T31 296751 0 0 0
T57 150680 0 0 0
T114 293032 0 0 0
T136 462483 0 0 0
T142 83772 0 0 0
T165 65848 0 0 0
T179 0 8 0 0
T217 0 8 0 0
T329 0 10 0 0
T330 0 2 0 0
T331 0 11 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 508532396 4316 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 508532396 4316 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 508532396 4316 0 0
T4 93806 1 0 0
T5 115592 18 0 0
T6 82209 1 0 0
T17 282697 4 0 0
T18 389620 1 0 0
T19 322594 3 0 0
T31 296751 1 0 0
T114 293032 4 0 0
T142 83772 1 0 0
T165 65848 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 508532396 4316 0 0
T4 93806 1 0 0
T5 115592 18 0 0
T6 82209 1 0 0
T17 282697 4 0 0
T18 389620 1 0 0
T19 322594 3 0 0
T31 296751 1 0 0
T114 293032 4 0 0
T142 83772 1 0 0
T165 65848 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%