Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
254 |
0 |
0 |
T10 |
777 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T164 |
930 |
0 |
0 |
0 |
T220 |
1446 |
0 |
0 |
0 |
T221 |
2301 |
0 |
0 |
0 |
T341 |
699 |
0 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T407 |
1047 |
0 |
0 |
0 |
T408 |
559 |
0 |
0 |
0 |
T409 |
415 |
0 |
0 |
0 |
T410 |
579 |
0 |
0 |
0 |
T411 |
706 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
254 |
0 |
0 |
T10 |
43034 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T164 |
68727 |
0 |
0 |
0 |
T220 |
123642 |
0 |
0 |
0 |
T221 |
246080 |
0 |
0 |
0 |
T341 |
53872 |
0 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T407 |
69850 |
0 |
0 |
0 |
T408 |
37085 |
0 |
0 |
0 |
T409 |
22227 |
0 |
0 |
0 |
T410 |
39438 |
0 |
0 |
0 |
T411 |
45018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
254 |
0 |
0 |
T10 |
43034 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T164 |
68727 |
0 |
0 |
0 |
T220 |
123642 |
0 |
0 |
0 |
T221 |
246080 |
0 |
0 |
0 |
T341 |
53872 |
0 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T407 |
69850 |
0 |
0 |
0 |
T408 |
37085 |
0 |
0 |
0 |
T409 |
22227 |
0 |
0 |
0 |
T410 |
39438 |
0 |
0 |
0 |
T411 |
45018 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
254 |
0 |
0 |
T10 |
777 |
2 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T164 |
930 |
0 |
0 |
0 |
T220 |
1446 |
0 |
0 |
0 |
T221 |
2301 |
0 |
0 |
0 |
T341 |
699 |
0 |
0 |
0 |
T388 |
0 |
5 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
6 |
0 |
0 |
T407 |
1047 |
0 |
0 |
0 |
T408 |
559 |
0 |
0 |
0 |
T409 |
415 |
0 |
0 |
0 |
T410 |
579 |
0 |
0 |
0 |
T411 |
706 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
251 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
6 |
0 |
0 |
T388 |
5571 |
6 |
0 |
0 |
T389 |
6361 |
4 |
0 |
0 |
T390 |
3133 |
10 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
11 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
251 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
6 |
0 |
0 |
T389 |
702394 |
4 |
0 |
0 |
T390 |
334216 |
10 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
11 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
251 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
6 |
0 |
0 |
T389 |
702394 |
4 |
0 |
0 |
T390 |
334216 |
10 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
11 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
251 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
6 |
0 |
0 |
T388 |
5571 |
6 |
0 |
0 |
T389 |
6361 |
4 |
0 |
0 |
T390 |
3133 |
10 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
11 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
228 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
3 |
0 |
0 |
T388 |
5571 |
19 |
0 |
0 |
T389 |
6361 |
7 |
0 |
0 |
T390 |
3133 |
8 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
8 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
228 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
3 |
0 |
0 |
T388 |
629057 |
19 |
0 |
0 |
T389 |
702394 |
7 |
0 |
0 |
T390 |
334216 |
8 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
8 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
228 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
3 |
0 |
0 |
T388 |
629057 |
19 |
0 |
0 |
T389 |
702394 |
7 |
0 |
0 |
T390 |
334216 |
8 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
8 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
228 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
3 |
0 |
0 |
T388 |
5571 |
19 |
0 |
0 |
T389 |
6361 |
7 |
0 |
0 |
T390 |
3133 |
8 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
8 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T143 |
1 | 1 | Covered | T13,T14,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T391 |
1 | 1 | Covered | T13,T14,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
244 |
0 |
0 |
T13 |
468 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T388 |
0 |
4 |
0 |
0 |
T389 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
26687 |
0 |
0 |
0 |
T414 |
4253 |
0 |
0 |
0 |
T415 |
1042 |
0 |
0 |
0 |
T416 |
567 |
0 |
0 |
0 |
T417 |
448 |
0 |
0 |
0 |
T418 |
426 |
0 |
0 |
0 |
T419 |
662 |
0 |
0 |
0 |
T420 |
691 |
0 |
0 |
0 |
T421 |
347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
246 |
0 |
0 |
T13 |
26653 |
3 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T388 |
0 |
4 |
0 |
0 |
T389 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
318477 |
0 |
0 |
0 |
T414 |
331128 |
0 |
0 |
0 |
T415 |
65491 |
0 |
0 |
0 |
T416 |
42971 |
0 |
0 |
0 |
T417 |
23570 |
0 |
0 |
0 |
T418 |
18742 |
0 |
0 |
0 |
T419 |
52855 |
0 |
0 |
0 |
T420 |
52777 |
0 |
0 |
0 |
T421 |
20795 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T143 |
1 | 1 | Covered | T13,T14,T391 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T391 |
1 | 1 | Covered | T13,T14,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
244 |
0 |
0 |
T13 |
26653 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T388 |
0 |
4 |
0 |
0 |
T389 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
318477 |
0 |
0 |
0 |
T414 |
331128 |
0 |
0 |
0 |
T415 |
65491 |
0 |
0 |
0 |
T416 |
42971 |
0 |
0 |
0 |
T417 |
23570 |
0 |
0 |
0 |
T418 |
18742 |
0 |
0 |
0 |
T419 |
52855 |
0 |
0 |
0 |
T420 |
52777 |
0 |
0 |
0 |
T421 |
20795 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
244 |
0 |
0 |
T13 |
468 |
2 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
9 |
0 |
0 |
T388 |
0 |
4 |
0 |
0 |
T389 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
26687 |
0 |
0 |
0 |
T414 |
4253 |
0 |
0 |
0 |
T415 |
1042 |
0 |
0 |
0 |
T416 |
567 |
0 |
0 |
0 |
T417 |
448 |
0 |
0 |
0 |
T418 |
426 |
0 |
0 |
0 |
T419 |
662 |
0 |
0 |
0 |
T420 |
691 |
0 |
0 |
0 |
T421 |
347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T143,T391 |
1 | 1 | Covered | T2,T391,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T391,T144 |
1 | 1 | Covered | T2,T143,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
241 |
0 |
0 |
T2 |
527 |
2 |
0 |
0 |
T31 |
1544 |
0 |
0 |
0 |
T56 |
5303 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T182 |
2401 |
0 |
0 |
0 |
T218 |
804 |
0 |
0 |
0 |
T237 |
823 |
0 |
0 |
0 |
T365 |
719 |
0 |
0 |
0 |
T388 |
0 |
14 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T390 |
0 |
3 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T423 |
604 |
0 |
0 |
0 |
T424 |
485 |
0 |
0 |
0 |
T425 |
513 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
242 |
0 |
0 |
T2 |
21156 |
3 |
0 |
0 |
T31 |
144889 |
0 |
0 |
0 |
T56 |
451639 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T182 |
111896 |
0 |
0 |
0 |
T218 |
64336 |
0 |
0 |
0 |
T237 |
73713 |
0 |
0 |
0 |
T365 |
57114 |
0 |
0 |
0 |
T388 |
0 |
14 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T390 |
0 |
3 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T423 |
40705 |
0 |
0 |
0 |
T424 |
38583 |
0 |
0 |
0 |
T425 |
23991 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T143,T391 |
1 | 1 | Covered | T2,T391,T144 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T391,T144 |
1 | 1 | Covered | T2,T143,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
241 |
0 |
0 |
T2 |
21156 |
2 |
0 |
0 |
T31 |
144889 |
0 |
0 |
0 |
T56 |
451639 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T182 |
111896 |
0 |
0 |
0 |
T218 |
64336 |
0 |
0 |
0 |
T237 |
73713 |
0 |
0 |
0 |
T365 |
57114 |
0 |
0 |
0 |
T388 |
0 |
14 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T390 |
0 |
3 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T423 |
40705 |
0 |
0 |
0 |
T424 |
38583 |
0 |
0 |
0 |
T425 |
23991 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
241 |
0 |
0 |
T2 |
527 |
2 |
0 |
0 |
T31 |
1544 |
0 |
0 |
0 |
T56 |
5303 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T182 |
2401 |
0 |
0 |
0 |
T218 |
804 |
0 |
0 |
0 |
T237 |
823 |
0 |
0 |
0 |
T365 |
719 |
0 |
0 |
0 |
T388 |
0 |
14 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T390 |
0 |
3 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
21 |
0 |
0 |
T423 |
604 |
0 |
0 |
0 |
T424 |
485 |
0 |
0 |
0 |
T425 |
513 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
277 |
0 |
0 |
T1 |
5057 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T20 |
1892 |
0 |
0 |
0 |
T59 |
2820 |
0 |
0 |
0 |
T79 |
517 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
550 |
0 |
0 |
0 |
T103 |
471 |
0 |
0 |
0 |
T104 |
478 |
0 |
0 |
0 |
T105 |
621 |
0 |
0 |
0 |
T106 |
1315 |
0 |
0 |
0 |
T107 |
556 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
277 |
0 |
0 |
T1 |
155724 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
277 |
0 |
0 |
T1 |
155724 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
277 |
0 |
0 |
T1 |
5057 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T20 |
1892 |
0 |
0 |
0 |
T59 |
2820 |
0 |
0 |
0 |
T79 |
517 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
550 |
0 |
0 |
0 |
T103 |
471 |
0 |
0 |
0 |
T104 |
478 |
0 |
0 |
0 |
T105 |
621 |
0 |
0 |
0 |
T106 |
1315 |
0 |
0 |
0 |
T107 |
556 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
245 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
5 |
0 |
0 |
T388 |
5571 |
8 |
0 |
0 |
T389 |
6361 |
11 |
0 |
0 |
T390 |
3133 |
2 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
20 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
245 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
5 |
0 |
0 |
T388 |
629057 |
8 |
0 |
0 |
T389 |
702394 |
11 |
0 |
0 |
T390 |
334216 |
2 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
20 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
245 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
5 |
0 |
0 |
T388 |
629057 |
8 |
0 |
0 |
T389 |
702394 |
11 |
0 |
0 |
T390 |
334216 |
2 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
20 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
245 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
5 |
0 |
0 |
T388 |
5571 |
8 |
0 |
0 |
T389 |
6361 |
11 |
0 |
0 |
T390 |
3133 |
2 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
20 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
228 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
3 |
0 |
0 |
T388 |
5571 |
2 |
0 |
0 |
T389 |
6361 |
6 |
0 |
0 |
T390 |
3133 |
7 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
228 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
3 |
0 |
0 |
T388 |
629057 |
2 |
0 |
0 |
T389 |
702394 |
6 |
0 |
0 |
T390 |
334216 |
7 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
228 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
3 |
0 |
0 |
T388 |
629057 |
2 |
0 |
0 |
T389 |
702394 |
6 |
0 |
0 |
T390 |
334216 |
7 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
228 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
3 |
0 |
0 |
T388 |
5571 |
2 |
0 |
0 |
T389 |
6361 |
6 |
0 |
0 |
T390 |
3133 |
7 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
286 |
0 |
0 |
T10 |
777 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T164 |
930 |
0 |
0 |
0 |
T220 |
1446 |
0 |
0 |
0 |
T221 |
2301 |
0 |
0 |
0 |
T341 |
699 |
0 |
0 |
0 |
T388 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
14 |
0 |
0 |
T407 |
1047 |
0 |
0 |
0 |
T408 |
559 |
0 |
0 |
0 |
T409 |
415 |
0 |
0 |
0 |
T410 |
579 |
0 |
0 |
0 |
T411 |
706 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
286 |
0 |
0 |
T10 |
43034 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T164 |
68727 |
0 |
0 |
0 |
T220 |
123642 |
0 |
0 |
0 |
T221 |
246080 |
0 |
0 |
0 |
T341 |
53872 |
0 |
0 |
0 |
T388 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
14 |
0 |
0 |
T407 |
69850 |
0 |
0 |
0 |
T408 |
37085 |
0 |
0 |
0 |
T409 |
22227 |
0 |
0 |
0 |
T410 |
39438 |
0 |
0 |
0 |
T411 |
45018 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T10,T11,T12 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
286 |
0 |
0 |
T10 |
43034 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T164 |
68727 |
0 |
0 |
0 |
T220 |
123642 |
0 |
0 |
0 |
T221 |
246080 |
0 |
0 |
0 |
T341 |
53872 |
0 |
0 |
0 |
T388 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
14 |
0 |
0 |
T407 |
69850 |
0 |
0 |
0 |
T408 |
37085 |
0 |
0 |
0 |
T409 |
22227 |
0 |
0 |
0 |
T410 |
39438 |
0 |
0 |
0 |
T411 |
45018 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
286 |
0 |
0 |
T10 |
777 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T164 |
930 |
0 |
0 |
0 |
T220 |
1446 |
0 |
0 |
0 |
T221 |
2301 |
0 |
0 |
0 |
T341 |
699 |
0 |
0 |
0 |
T388 |
0 |
12 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
14 |
0 |
0 |
T407 |
1047 |
0 |
0 |
0 |
T408 |
559 |
0 |
0 |
0 |
T409 |
415 |
0 |
0 |
0 |
T410 |
579 |
0 |
0 |
0 |
T411 |
706 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
283 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
7 |
0 |
0 |
T388 |
5571 |
14 |
0 |
0 |
T389 |
6361 |
5 |
0 |
0 |
T390 |
3133 |
7 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
283 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
7 |
0 |
0 |
T388 |
629057 |
14 |
0 |
0 |
T389 |
702394 |
5 |
0 |
0 |
T390 |
334216 |
7 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
283 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
7 |
0 |
0 |
T388 |
629057 |
14 |
0 |
0 |
T389 |
702394 |
5 |
0 |
0 |
T390 |
334216 |
7 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
283 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
7 |
0 |
0 |
T388 |
5571 |
14 |
0 |
0 |
T389 |
6361 |
5 |
0 |
0 |
T390 |
3133 |
7 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
259 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
6 |
0 |
0 |
T388 |
5571 |
14 |
0 |
0 |
T389 |
6361 |
15 |
0 |
0 |
T390 |
3133 |
4 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
7 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
259 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
14 |
0 |
0 |
T389 |
702394 |
15 |
0 |
0 |
T390 |
334216 |
4 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
7 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
259 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
14 |
0 |
0 |
T389 |
702394 |
15 |
0 |
0 |
T390 |
334216 |
4 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
7 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
259 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
6 |
0 |
0 |
T388 |
5571 |
14 |
0 |
0 |
T389 |
6361 |
15 |
0 |
0 |
T390 |
3133 |
4 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
7 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T143 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T13,T14,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
273 |
0 |
0 |
T13 |
468 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T388 |
0 |
7 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
12 |
0 |
0 |
T413 |
26687 |
0 |
0 |
0 |
T414 |
4253 |
0 |
0 |
0 |
T415 |
1042 |
0 |
0 |
0 |
T416 |
567 |
0 |
0 |
0 |
T417 |
448 |
0 |
0 |
0 |
T418 |
426 |
0 |
0 |
0 |
T419 |
662 |
0 |
0 |
0 |
T420 |
691 |
0 |
0 |
0 |
T421 |
347 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
273 |
0 |
0 |
T13 |
26653 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T388 |
0 |
7 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
12 |
0 |
0 |
T413 |
318477 |
0 |
0 |
0 |
T414 |
331128 |
0 |
0 |
0 |
T415 |
65491 |
0 |
0 |
0 |
T416 |
42971 |
0 |
0 |
0 |
T417 |
23570 |
0 |
0 |
0 |
T418 |
18742 |
0 |
0 |
0 |
T419 |
52855 |
0 |
0 |
0 |
T420 |
52777 |
0 |
0 |
0 |
T421 |
20795 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T13,T14,T143 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T13,T14,T143 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T13,T14,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
273 |
0 |
0 |
T13 |
26653 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T388 |
0 |
7 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
12 |
0 |
0 |
T413 |
318477 |
0 |
0 |
0 |
T414 |
331128 |
0 |
0 |
0 |
T415 |
65491 |
0 |
0 |
0 |
T416 |
42971 |
0 |
0 |
0 |
T417 |
23570 |
0 |
0 |
0 |
T418 |
18742 |
0 |
0 |
0 |
T419 |
52855 |
0 |
0 |
0 |
T420 |
52777 |
0 |
0 |
0 |
T421 |
20795 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
273 |
0 |
0 |
T13 |
468 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T388 |
0 |
7 |
0 |
0 |
T389 |
0 |
11 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
12 |
0 |
0 |
T413 |
26687 |
0 |
0 |
0 |
T414 |
4253 |
0 |
0 |
0 |
T415 |
1042 |
0 |
0 |
0 |
T416 |
567 |
0 |
0 |
0 |
T417 |
448 |
0 |
0 |
0 |
T418 |
426 |
0 |
0 |
0 |
T419 |
662 |
0 |
0 |
0 |
T420 |
691 |
0 |
0 |
0 |
T421 |
347 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T143,T391 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T2,T143,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
252 |
0 |
0 |
T2 |
527 |
1 |
0 |
0 |
T31 |
1544 |
0 |
0 |
0 |
T56 |
5303 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T182 |
2401 |
0 |
0 |
0 |
T218 |
804 |
0 |
0 |
0 |
T237 |
823 |
0 |
0 |
0 |
T365 |
719 |
0 |
0 |
0 |
T388 |
0 |
13 |
0 |
0 |
T389 |
0 |
13 |
0 |
0 |
T390 |
0 |
6 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T423 |
604 |
0 |
0 |
0 |
T424 |
485 |
0 |
0 |
0 |
T425 |
513 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
252 |
0 |
0 |
T2 |
21156 |
1 |
0 |
0 |
T31 |
144889 |
0 |
0 |
0 |
T56 |
451639 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T182 |
111896 |
0 |
0 |
0 |
T218 |
64336 |
0 |
0 |
0 |
T237 |
73713 |
0 |
0 |
0 |
T365 |
57114 |
0 |
0 |
0 |
T388 |
0 |
13 |
0 |
0 |
T389 |
0 |
13 |
0 |
0 |
T390 |
0 |
6 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T423 |
40705 |
0 |
0 |
0 |
T424 |
38583 |
0 |
0 |
0 |
T425 |
23991 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T2,T143,T391 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T2,T143,T391 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T2,T143,T391 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
252 |
0 |
0 |
T2 |
21156 |
1 |
0 |
0 |
T31 |
144889 |
0 |
0 |
0 |
T56 |
451639 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T182 |
111896 |
0 |
0 |
0 |
T218 |
64336 |
0 |
0 |
0 |
T237 |
73713 |
0 |
0 |
0 |
T365 |
57114 |
0 |
0 |
0 |
T388 |
0 |
13 |
0 |
0 |
T389 |
0 |
13 |
0 |
0 |
T390 |
0 |
6 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T423 |
40705 |
0 |
0 |
0 |
T424 |
38583 |
0 |
0 |
0 |
T425 |
23991 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
252 |
0 |
0 |
T2 |
527 |
1 |
0 |
0 |
T31 |
1544 |
0 |
0 |
0 |
T56 |
5303 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T182 |
2401 |
0 |
0 |
0 |
T218 |
804 |
0 |
0 |
0 |
T237 |
823 |
0 |
0 |
0 |
T365 |
719 |
0 |
0 |
0 |
T388 |
0 |
13 |
0 |
0 |
T389 |
0 |
13 |
0 |
0 |
T390 |
0 |
6 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T423 |
604 |
0 |
0 |
0 |
T424 |
485 |
0 |
0 |
0 |
T425 |
513 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T15,T16,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T15,T16,T17 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
260 |
0 |
0 |
T1 |
5057 |
1 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
1892 |
0 |
0 |
0 |
T59 |
2820 |
0 |
0 |
0 |
T79 |
517 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
550 |
0 |
0 |
0 |
T103 |
471 |
0 |
0 |
0 |
T104 |
478 |
0 |
0 |
0 |
T105 |
621 |
0 |
0 |
0 |
T106 |
1315 |
0 |
0 |
0 |
T107 |
556 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
260 |
0 |
0 |
T1 |
155724 |
1 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T15,T16,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T15,T16,T17 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
260 |
0 |
0 |
T1 |
155724 |
1 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
260 |
0 |
0 |
T1 |
5057 |
1 |
0 |
0 |
T3 |
0 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T20 |
1892 |
0 |
0 |
0 |
T59 |
2820 |
0 |
0 |
0 |
T79 |
517 |
0 |
0 |
0 |
T99 |
0 |
1 |
0 |
0 |
T100 |
0 |
1 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
T102 |
550 |
0 |
0 |
0 |
T103 |
471 |
0 |
0 |
0 |
T104 |
478 |
0 |
0 |
0 |
T105 |
621 |
0 |
0 |
0 |
T106 |
1315 |
0 |
0 |
0 |
T107 |
556 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
257 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
9 |
0 |
0 |
T388 |
5571 |
13 |
0 |
0 |
T389 |
6361 |
9 |
0 |
0 |
T390 |
3133 |
1 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
257 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
9 |
0 |
0 |
T388 |
629057 |
13 |
0 |
0 |
T389 |
702394 |
9 |
0 |
0 |
T390 |
334216 |
1 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
257 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
9 |
0 |
0 |
T388 |
629057 |
13 |
0 |
0 |
T389 |
702394 |
9 |
0 |
0 |
T390 |
334216 |
1 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
15 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
257 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
9 |
0 |
0 |
T388 |
5571 |
13 |
0 |
0 |
T389 |
6361 |
9 |
0 |
0 |
T390 |
3133 |
1 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
15 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
224 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
4 |
0 |
0 |
T388 |
5571 |
8 |
0 |
0 |
T389 |
6361 |
5 |
0 |
0 |
T390 |
3133 |
2 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
12 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
224 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
8 |
0 |
0 |
T389 |
702394 |
5 |
0 |
0 |
T390 |
334216 |
2 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
12 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
224 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
8 |
0 |
0 |
T389 |
702394 |
5 |
0 |
0 |
T390 |
334216 |
2 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
12 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
224 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
4 |
0 |
0 |
T388 |
5571 |
8 |
0 |
0 |
T389 |
6361 |
5 |
0 |
0 |
T390 |
3133 |
2 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
12 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
248 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
1 |
0 |
0 |
T388 |
5571 |
12 |
0 |
0 |
T389 |
6361 |
14 |
0 |
0 |
T390 |
3133 |
3 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
8 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
248 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
1 |
0 |
0 |
T388 |
629057 |
12 |
0 |
0 |
T389 |
702394 |
14 |
0 |
0 |
T390 |
334216 |
3 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
8 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
248 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
1 |
0 |
0 |
T388 |
629057 |
12 |
0 |
0 |
T389 |
702394 |
14 |
0 |
0 |
T390 |
334216 |
3 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
8 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
248 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
1 |
0 |
0 |
T388 |
5571 |
12 |
0 |
0 |
T389 |
6361 |
14 |
0 |
0 |
T390 |
3133 |
3 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
8 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T405,T9 |
1 | 0 | Covered | T8,T405,T9 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T405,T9 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T8,T9,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
267 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
1 |
0 |
0 |
T388 |
5571 |
10 |
0 |
0 |
T389 |
6361 |
8 |
0 |
0 |
T390 |
3133 |
5 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
13 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
270 |
0 |
0 |
T8 |
46662 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T82 |
199063 |
0 |
0 |
0 |
T142 |
181206 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T174 |
47890 |
0 |
0 |
0 |
T207 |
64826 |
0 |
0 |
0 |
T211 |
17467 |
0 |
0 |
0 |
T388 |
0 |
10 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
13 |
0 |
0 |
T395 |
516325 |
0 |
0 |
0 |
T405 |
0 |
1 |
0 |
0 |
T427 |
383218 |
0 |
0 |
0 |
T428 |
61754 |
0 |
0 |
0 |
T429 |
39966 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T143 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T388 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T143 |
1 | 0 | Covered | T391,T144,T388 |
1 | 1 | Covered | T8,T9,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
269 |
0 |
0 |
T8 |
46662 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T82 |
199063 |
0 |
0 |
0 |
T142 |
181206 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T174 |
47890 |
0 |
0 |
0 |
T207 |
64826 |
0 |
0 |
0 |
T211 |
17467 |
0 |
0 |
0 |
T388 |
0 |
10 |
0 |
0 |
T389 |
0 |
8 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
13 |
0 |
0 |
T395 |
516325 |
0 |
0 |
0 |
T427 |
383218 |
0 |
0 |
0 |
T428 |
61754 |
0 |
0 |
0 |
T429 |
39966 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
269 |
0 |
0 |
T8 |
843 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T82 |
1876 |
0 |
0 |
0 |
T142 |
15610 |
0 |
0 |
0 |
T143 |
0 |
1 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T174 |
788 |
0 |
0 |
0 |
T207 |
723 |
0 |
0 |
0 |
T211 |
319 |
0 |
0 |
0 |
T388 |
0 |
10 |
0 |
0 |
T389 |
0 |
8 |
0 |
0 |
T391 |
0 |
2 |
0 |
0 |
T392 |
0 |
1 |
0 |
0 |
T393 |
0 |
13 |
0 |
0 |
T395 |
4493 |
0 |
0 |
0 |
T427 |
6218 |
0 |
0 |
0 |
T428 |
1396 |
0 |
0 |
0 |
T429 |
539 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
293 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
4 |
0 |
0 |
T388 |
5571 |
13 |
0 |
0 |
T389 |
6361 |
21 |
0 |
0 |
T390 |
3133 |
10 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
16 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
293 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
13 |
0 |
0 |
T389 |
702394 |
21 |
0 |
0 |
T390 |
334216 |
10 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
16 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T391,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T143,T391,T392 |
1 | 0 | Covered | T391,T144,T145 |
1 | 1 | Covered | T143,T391,T392 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
293 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
13 |
0 |
0 |
T389 |
702394 |
21 |
0 |
0 |
T390 |
334216 |
10 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
16 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
293 |
0 |
0 |
T143 |
578 |
1 |
0 |
0 |
T144 |
1046 |
2 |
0 |
0 |
T145 |
3308 |
4 |
0 |
0 |
T388 |
5571 |
13 |
0 |
0 |
T389 |
6361 |
21 |
0 |
0 |
T390 |
3133 |
10 |
0 |
0 |
T391 |
936 |
2 |
0 |
0 |
T392 |
632 |
1 |
0 |
0 |
T393 |
5931 |
16 |
0 |
0 |
T406 |
598 |
1 |
0 |
0 |