Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T405,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T10,T11,T12 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T3 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2600649 |
0 |
0 |
| T1 |
155724 |
769 |
0 |
0 |
| T3 |
0 |
776 |
0 |
0 |
| T7 |
0 |
789 |
0 |
0 |
| T10 |
43034 |
2888 |
0 |
0 |
| T11 |
0 |
659 |
0 |
0 |
| T12 |
0 |
288 |
0 |
0 |
| T15 |
0 |
1710 |
0 |
0 |
| T16 |
0 |
1496 |
0 |
0 |
| T20 |
64811 |
0 |
0 |
0 |
| T59 |
309220 |
0 |
0 |
0 |
| T79 |
32795 |
0 |
0 |
0 |
| T99 |
0 |
823 |
0 |
0 |
| T100 |
0 |
661 |
0 |
0 |
| T101 |
0 |
784 |
0 |
0 |
| T102 |
41646 |
0 |
0 |
0 |
| T103 |
25970 |
0 |
0 |
0 |
| T104 |
26406 |
0 |
0 |
0 |
| T105 |
37774 |
0 |
0 |
0 |
| T106 |
135837 |
0 |
0 |
0 |
| T107 |
38028 |
0 |
0 |
0 |
| T143 |
41490 |
593 |
0 |
0 |
| T144 |
0 |
1477 |
0 |
0 |
| T145 |
0 |
8074 |
0 |
0 |
| T164 |
68727 |
0 |
0 |
0 |
| T220 |
123642 |
0 |
0 |
0 |
| T221 |
246080 |
0 |
0 |
0 |
| T341 |
53872 |
0 |
0 |
0 |
| T388 |
0 |
10316 |
0 |
0 |
| T389 |
0 |
2073 |
0 |
0 |
| T390 |
0 |
2869 |
0 |
0 |
| T391 |
0 |
1234 |
0 |
0 |
| T392 |
0 |
627 |
0 |
0 |
| T393 |
0 |
12072 |
0 |
0 |
| T406 |
0 |
317 |
0 |
0 |
| T407 |
69850 |
0 |
0 |
0 |
| T408 |
37085 |
0 |
0 |
0 |
| T409 |
22227 |
0 |
0 |
0 |
| T410 |
39438 |
0 |
0 |
0 |
| T411 |
45018 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
46100700 |
40670700 |
0 |
0 |
| T4 |
43025 |
31025 |
0 |
0 |
| T5 |
52450 |
48175 |
0 |
0 |
| T6 |
13000 |
8700 |
0 |
0 |
| T18 |
11600 |
7250 |
0 |
0 |
| T19 |
43950 |
39600 |
0 |
0 |
| T22 |
9675 |
5325 |
0 |
0 |
| T44 |
54125 |
49675 |
0 |
0 |
| T52 |
12625 |
8300 |
0 |
0 |
| T60 |
49100 |
44800 |
0 |
0 |
| T86 |
78775 |
77200 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6467 |
0 |
0 |
| T1 |
155724 |
2 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T10 |
43034 |
7 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T20 |
64811 |
0 |
0 |
0 |
| T59 |
309220 |
0 |
0 |
0 |
| T79 |
32795 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
41646 |
0 |
0 |
0 |
| T103 |
25970 |
0 |
0 |
0 |
| T104 |
26406 |
0 |
0 |
0 |
| T105 |
37774 |
0 |
0 |
0 |
| T106 |
135837 |
0 |
0 |
0 |
| T107 |
38028 |
0 |
0 |
0 |
| T143 |
41490 |
2 |
0 |
0 |
| T144 |
0 |
4 |
0 |
0 |
| T145 |
0 |
18 |
0 |
0 |
| T164 |
68727 |
0 |
0 |
0 |
| T220 |
123642 |
0 |
0 |
0 |
| T221 |
246080 |
0 |
0 |
0 |
| T341 |
53872 |
0 |
0 |
0 |
| T388 |
0 |
26 |
0 |
0 |
| T389 |
0 |
5 |
0 |
0 |
| T390 |
0 |
7 |
0 |
0 |
| T391 |
0 |
4 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
29 |
0 |
0 |
| T406 |
0 |
1 |
0 |
0 |
| T407 |
69850 |
0 |
0 |
0 |
| T408 |
37085 |
0 |
0 |
0 |
| T409 |
22227 |
0 |
0 |
0 |
| T410 |
39438 |
0 |
0 |
0 |
| T411 |
45018 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
2711525 |
2628675 |
0 |
0 |
| T5 |
5652725 |
5640450 |
0 |
0 |
| T6 |
900200 |
883550 |
0 |
0 |
| T18 |
544300 |
534900 |
0 |
0 |
| T19 |
3129275 |
3119475 |
0 |
0 |
| T22 |
620600 |
599950 |
0 |
0 |
| T44 |
3370550 |
3359025 |
0 |
0 |
| T52 |
767875 |
757825 |
0 |
0 |
| T60 |
5293450 |
5277400 |
0 |
0 |
| T86 |
9132550 |
9118475 |
0 |
0 |