Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
117613 |
0 |
0 |
T143 |
41490 |
296 |
0 |
0 |
T144 |
87812 |
706 |
0 |
0 |
T145 |
362406 |
1710 |
0 |
0 |
T388 |
629057 |
5045 |
0 |
0 |
T389 |
702394 |
8848 |
0 |
0 |
T390 |
334216 |
4382 |
0 |
0 |
T391 |
81711 |
625 |
0 |
0 |
T392 |
45817 |
343 |
0 |
0 |
T393 |
674695 |
6732 |
0 |
0 |
T406 |
44533 |
329 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
293 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
13 |
0 |
0 |
T389 |
702394 |
21 |
0 |
0 |
T390 |
334216 |
10 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
16 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T77,T412,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
107345 |
0 |
0 |
T143 |
41490 |
268 |
0 |
0 |
T144 |
87812 |
761 |
0 |
0 |
T145 |
362406 |
2629 |
0 |
0 |
T388 |
629057 |
2724 |
0 |
0 |
T389 |
702394 |
4302 |
0 |
0 |
T390 |
334216 |
5336 |
0 |
0 |
T391 |
81711 |
585 |
0 |
0 |
T392 |
45817 |
268 |
0 |
0 |
T393 |
674695 |
5471 |
0 |
0 |
T406 |
44533 |
343 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
267 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
7 |
0 |
0 |
T389 |
702394 |
10 |
0 |
0 |
T390 |
334216 |
12 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
13 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T422,T412,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
105267 |
0 |
0 |
T143 |
41490 |
349 |
0 |
0 |
T144 |
87812 |
719 |
0 |
0 |
T145 |
362406 |
3497 |
0 |
0 |
T388 |
629057 |
2718 |
0 |
0 |
T389 |
702394 |
6747 |
0 |
0 |
T390 |
334216 |
719 |
0 |
0 |
T391 |
81711 |
601 |
0 |
0 |
T392 |
45817 |
261 |
0 |
0 |
T393 |
674695 |
4485 |
0 |
0 |
T406 |
44533 |
250 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
267 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
8 |
0 |
0 |
T388 |
629057 |
7 |
0 |
0 |
T389 |
702394 |
16 |
0 |
0 |
T390 |
334216 |
2 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
11 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T412,T143,T391 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
91141 |
0 |
0 |
T143 |
41490 |
251 |
0 |
0 |
T144 |
87812 |
690 |
0 |
0 |
T145 |
362406 |
252 |
0 |
0 |
T388 |
629057 |
3568 |
0 |
0 |
T389 |
702394 |
3572 |
0 |
0 |
T391 |
81711 |
627 |
0 |
0 |
T392 |
45817 |
350 |
0 |
0 |
T393 |
674695 |
5867 |
0 |
0 |
T406 |
44533 |
306 |
0 |
0 |
T430 |
80644 |
605 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
230 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
1 |
0 |
0 |
T388 |
629057 |
9 |
0 |
0 |
T389 |
702394 |
8 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
14 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
T430 |
80644 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
110911 |
0 |
0 |
T143 |
41490 |
243 |
0 |
0 |
T144 |
87812 |
763 |
0 |
0 |
T145 |
362406 |
2695 |
0 |
0 |
T388 |
629057 |
6220 |
0 |
0 |
T389 |
702394 |
5517 |
0 |
0 |
T390 |
334216 |
3926 |
0 |
0 |
T391 |
81711 |
547 |
0 |
0 |
T392 |
45817 |
342 |
0 |
0 |
T393 |
674695 |
5873 |
0 |
0 |
T406 |
44533 |
345 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
278 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
6 |
0 |
0 |
T388 |
629057 |
16 |
0 |
0 |
T389 |
702394 |
13 |
0 |
0 |
T390 |
334216 |
9 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
14 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T143,T391,T392 |
1 | 1 | Covered | T143,T391,T392 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T143,T391,T392 |
0 |
0 |
1 |
Covered |
T143,T391,T392 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
103666 |
0 |
0 |
T143 |
41490 |
306 |
0 |
0 |
T144 |
87812 |
734 |
0 |
0 |
T145 |
362406 |
1755 |
0 |
0 |
T388 |
629057 |
3643 |
0 |
0 |
T389 |
702394 |
2717 |
0 |
0 |
T390 |
334216 |
1085 |
0 |
0 |
T391 |
81711 |
495 |
0 |
0 |
T392 |
45817 |
310 |
0 |
0 |
T393 |
674695 |
6830 |
0 |
0 |
T406 |
44533 |
298 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
260 |
0 |
0 |
T143 |
41490 |
1 |
0 |
0 |
T144 |
87812 |
2 |
0 |
0 |
T145 |
362406 |
4 |
0 |
0 |
T388 |
629057 |
9 |
0 |
0 |
T389 |
702394 |
6 |
0 |
0 |
T390 |
334216 |
3 |
0 |
0 |
T391 |
81711 |
2 |
0 |
0 |
T392 |
45817 |
1 |
0 |
0 |
T393 |
674695 |
16 |
0 |
0 |
T406 |
44533 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
139993 |
0 |
0 |
T1 |
155724 |
769 |
0 |
0 |
T3 |
0 |
776 |
0 |
0 |
T7 |
0 |
789 |
0 |
0 |
T10 |
0 |
2494 |
0 |
0 |
T11 |
0 |
328 |
0 |
0 |
T15 |
0 |
1710 |
0 |
0 |
T16 |
0 |
1496 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
823 |
0 |
0 |
T100 |
0 |
661 |
0 |
0 |
T101 |
0 |
784 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1844028 |
1626828 |
0 |
0 |
T4 |
1721 |
1241 |
0 |
0 |
T5 |
2098 |
1927 |
0 |
0 |
T6 |
520 |
348 |
0 |
0 |
T18 |
464 |
290 |
0 |
0 |
T19 |
1758 |
1584 |
0 |
0 |
T22 |
387 |
213 |
0 |
0 |
T44 |
2165 |
1987 |
0 |
0 |
T52 |
505 |
332 |
0 |
0 |
T60 |
1964 |
1792 |
0 |
0 |
T86 |
3151 |
3088 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
293 |
0 |
0 |
T1 |
155724 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T20 |
64811 |
0 |
0 |
0 |
T59 |
309220 |
0 |
0 |
0 |
T79 |
32795 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
41646 |
0 |
0 |
0 |
T103 |
25970 |
0 |
0 |
0 |
T104 |
26406 |
0 |
0 |
0 |
T105 |
37774 |
0 |
0 |
0 |
T106 |
135837 |
0 |
0 |
0 |
T107 |
38028 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151335880 |
150560608 |
0 |
0 |
T4 |
108461 |
105147 |
0 |
0 |
T5 |
226109 |
225618 |
0 |
0 |
T6 |
36008 |
35342 |
0 |
0 |
T18 |
21772 |
21396 |
0 |
0 |
T19 |
125171 |
124779 |
0 |
0 |
T22 |
24824 |
23998 |
0 |
0 |
T44 |
134822 |
134361 |
0 |
0 |
T52 |
30715 |
30313 |
0 |
0 |
T60 |
211738 |
211096 |
0 |
0 |
T86 |
365302 |
364739 |
0 |
0 |