SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
75.00 | 75.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
79.17 | 79.17 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
79.17 | 79.17 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
91.67 | 91.67 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
91.67 | 91.67 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.30 | 99.83 | 66.67 | 100.00 | 100.00 | 90.00 | u_rv_plic |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
88.61 | 98.93 | 79.65 | 98.84 | 73.65 | 92.00 | u_pinmux_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T63,T48,T254 | Yes | T63,T48,T254 | INPUT |
alert_req_i | Yes | Yes | T5,T157,T266 | Yes | T5,T157,T266 | INPUT |
alert_ack_o | Yes | Yes | T5,T157,T266 | Yes | T5,T157,T266 | OUTPUT |
alert_state_o | Yes | Yes | T5,T157,T266 | Yes | T5,T157,T266 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T63,T266,T267 | Yes | T63,T266,T267 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T187,T79 | Yes | T78,T187,T79 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T187,T79 | Yes | T78,T187,T79 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T63,T266,T267 | Yes | T63,T266,T267 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 18 | 75.00 |
Total Bits 0->1 | 12 | 9 | 75.00 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 18 | 75.00 |
Port Bits 0->1 | 12 | 9 | 75.00 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T63,T48,T254 | Yes | T63,T48,T254 | INPUT |
alert_req_i | No | No | No | INPUT | ||
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T63,T48,T254 | Yes | T63,T48,T254 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T187,T79 | Yes | T78,T187,T79 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T187,T79 | Yes | T78,T187,T79 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T63,T48,T254 | Yes | T63,T48,T254 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 9 | 75.00 |
Total Bits | 24 | 19 | 79.17 |
Total Bits 0->1 | 12 | 10 | 83.33 |
Total Bits 1->0 | 12 | 9 | 75.00 |
Ports | 12 | 9 | 75.00 |
Port Bits | 24 | 19 | 79.17 |
Port Bits 0->1 | 12 | 10 | 83.33 |
Port Bits 1->0 | 12 | 9 | 75.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | No | No | Yes | T399 | INPUT | |
alert_ack_o | No | No | No | OUTPUT | ||
alert_state_o | No | No | No | OUTPUT | ||
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T48,T78,T79 | Yes | T48,T78,T79 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T48,T78,T79 | Yes | T48,T78,T79 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 10 | 83.33 |
Total Bits | 24 | 22 | 91.67 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 10 | 83.33 |
Ports | 12 | 10 | 83.33 |
Port Bits | 24 | 22 | 91.67 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 10 | 83.33 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T47,T49 | Yes | T48,T47,T49 | INPUT |
alert_req_i | No | No | Yes | T306 | INPUT | |
alert_ack_o | Yes | Yes | T306 | Yes | T306 | OUTPUT |
alert_state_o | No | No | Yes | T306 | OUTPUT | |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T48,T78,T47 | Yes | T48,T78,T47 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T48,T78,T47 | Yes | T48,T78,T47 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T77 | Yes | T77,T83,T84 | INPUT |
alert_ack_o | Yes | Yes | T77,T83,T84 | Yes | T77,T83,T84 | OUTPUT |
alert_state_o | Yes | Yes | T77 | Yes | T77,T83,T84 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T77,T48,T78 | Yes | T77,T48,T78 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T77,T48,T78 | Yes | T77,T48,T78 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T266,T267 | Yes | T266,T267 | INPUT |
alert_ack_o | Yes | Yes | T266,T267 | Yes | T266,T267 | OUTPUT |
alert_state_o | Yes | Yes | T266,T267 | Yes | T266,T267 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T266,T267,T48 | Yes | T266,T267,T48 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T266,T267,T48 | Yes | T266,T267,T48 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 12 | 12 | 100.00 |
Total Bits | 24 | 24 | 100.00 |
Total Bits 0->1 | 12 | 12 | 100.00 |
Total Bits 1->0 | 12 | 12 | 100.00 |
Ports | 12 | 12 | 100.00 |
Port Bits | 24 | 24 | 100.00 |
Port Bits 0->1 | 12 | 12 | 100.00 |
Port Bits 1->0 | 12 | 12 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T3,T5,T6 | Yes | T1,T2,T3 | INPUT |
alert_test_i | Yes | Yes | T48,T49,T50 | Yes | T48,T49,T50 | INPUT |
alert_req_i | Yes | Yes | T5,T157,T248 | Yes | T5,T157,T248 | INPUT |
alert_ack_o | Yes | Yes | T5,T157,T248 | Yes | T5,T157,T248 | OUTPUT |
alert_state_o | Yes | Yes | T5,T157,T250 | Yes | T5,T157,T248 | OUTPUT |
alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i.ack_p | Yes | Yes | T5,T157,T248 | Yes | T5,T157,T248 | INPUT |
alert_rx_i.ping_n | Yes | Yes | T78,T79,T80 | Yes | T80,T268,T269 | INPUT |
alert_rx_i.ping_p | Yes | Yes | T80,T268,T269 | Yes | T78,T79,T80 | INPUT |
alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o.alert_p | Yes | Yes | T5,T157,T248 | Yes | T5,T157,T248 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |