Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T53,T27 |
1 | 0 | Covered | T18,T53,T27 |
1 | 1 | Covered | T18,T53,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T53,T27 |
1 | 0 | Covered | T18,T53,T27 |
1 | 1 | Covered | T18,T53,T27 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11493 |
0 |
0 |
T18 |
4557 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
428738 |
0 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T49 |
316137 |
0 |
0 |
0 |
T53 |
40174 |
7 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
125785 |
0 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
4 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
722 |
0 |
0 |
0 |
T107 |
9449 |
0 |
0 |
0 |
T108 |
439 |
0 |
0 |
0 |
T109 |
375 |
0 |
0 |
0 |
T110 |
21046 |
0 |
0 |
0 |
T111 |
19942 |
0 |
0 |
0 |
T143 |
45758 |
3 |
0 |
0 |
T144 |
70824 |
6 |
0 |
0 |
T145 |
85915 |
2 |
0 |
0 |
T214 |
60056 |
0 |
0 |
0 |
T371 |
57547 |
0 |
0 |
0 |
T395 |
72228 |
3 |
0 |
0 |
T396 |
61162 |
1 |
0 |
0 |
T403 |
57922 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T418 |
0 |
18 |
0 |
0 |
T419 |
62534 |
0 |
0 |
0 |
T420 |
21508 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11509 |
0 |
0 |
T18 |
153741 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
845653 |
0 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T49 |
316137 |
0 |
0 |
0 |
T53 |
78716 |
7 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T81 |
245465 |
0 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
4 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
60914 |
0 |
0 |
0 |
T107 |
102842 |
0 |
0 |
0 |
T108 |
18736 |
0 |
0 |
0 |
T109 |
22574 |
0 |
0 |
0 |
T110 |
41066 |
0 |
0 |
0 |
T111 |
38744 |
0 |
0 |
0 |
T143 |
675 |
3 |
0 |
0 |
T144 |
895 |
6 |
0 |
0 |
T145 |
983 |
2 |
0 |
0 |
T214 |
60056 |
0 |
0 |
0 |
T371 |
57547 |
0 |
0 |
0 |
T395 |
1366 |
3 |
0 |
0 |
T396 |
903 |
1 |
0 |
0 |
T403 |
1034 |
1 |
0 |
0 |
T417 |
0 |
2 |
0 |
0 |
T418 |
0 |
18 |
0 |
0 |
T419 |
62534 |
0 |
0 |
0 |
T420 |
21508 |
0 |
0 |
0 |