Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T27,T102 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T27,T102 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
283 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T49 |
2879 |
0 |
0 |
0 |
| T53 |
544 |
4 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
665 |
0 |
0 |
0 |
| T371 |
684 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
742 |
0 |
0 |
0 |
| T420 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
287 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T49 |
313258 |
0 |
0 |
0 |
| T53 |
39086 |
5 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
5 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T102 |
0 |
3 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
59391 |
0 |
0 |
0 |
| T371 |
56863 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
61792 |
0 |
0 |
0 |
| T420 |
21084 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T27,T102 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T27,T102 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
284 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T49 |
313258 |
0 |
0 |
0 |
| T53 |
39086 |
5 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
59391 |
0 |
0 |
0 |
| T371 |
56863 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
61792 |
0 |
0 |
0 |
| T420 |
21084 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
284 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T49 |
2879 |
0 |
0 |
0 |
| T53 |
544 |
5 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
665 |
0 |
0 |
0 |
| T371 |
684 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
742 |
0 |
0 |
0 |
| T420 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
231 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
16 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
231 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
231 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
16 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
231 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
224 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
6 |
0 |
0 |
| T393 |
5829 |
15 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
224 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
6 |
0 |
0 |
| T393 |
662454 |
15 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
224 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
6 |
0 |
0 |
| T393 |
662454 |
15 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
224 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
6 |
0 |
0 |
| T393 |
5829 |
15 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
226 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
1 |
0 |
0 |
| T393 |
5829 |
12 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
226 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
1 |
0 |
0 |
| T393 |
662454 |
12 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
226 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
1 |
0 |
0 |
| T393 |
662454 |
12 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
226 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
1 |
0 |
0 |
| T393 |
5829 |
12 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T395,T143 |
| 1 | 1 | Covered | T58,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T144,T145 |
| 1 | 1 | Covered | T58,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
209 |
0 |
0 |
| T58 |
447 |
2 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
6 |
0 |
0 |
| T422 |
1035 |
0 |
0 |
0 |
| T423 |
497 |
0 |
0 |
0 |
| T424 |
878 |
0 |
0 |
0 |
| T425 |
551 |
0 |
0 |
0 |
| T426 |
889 |
0 |
0 |
0 |
| T427 |
6140 |
0 |
0 |
0 |
| T428 |
966 |
0 |
0 |
0 |
| T429 |
1170 |
0 |
0 |
0 |
| T430 |
1137 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
210 |
0 |
0 |
| T58 |
20870 |
3 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
6 |
0 |
0 |
| T422 |
66721 |
0 |
0 |
0 |
| T423 |
29029 |
0 |
0 |
0 |
| T424 |
58491 |
0 |
0 |
0 |
| T425 |
37924 |
0 |
0 |
0 |
| T426 |
69660 |
0 |
0 |
0 |
| T427 |
301454 |
0 |
0 |
0 |
| T428 |
62610 |
0 |
0 |
0 |
| T429 |
38571 |
0 |
0 |
0 |
| T430 |
55553 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T395,T143 |
| 1 | 1 | Covered | T58,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T144,T145 |
| 1 | 1 | Covered | T58,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
209 |
0 |
0 |
| T58 |
20870 |
2 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
6 |
0 |
0 |
| T422 |
66721 |
0 |
0 |
0 |
| T423 |
29029 |
0 |
0 |
0 |
| T424 |
58491 |
0 |
0 |
0 |
| T425 |
37924 |
0 |
0 |
0 |
| T426 |
69660 |
0 |
0 |
0 |
| T427 |
301454 |
0 |
0 |
0 |
| T428 |
62610 |
0 |
0 |
0 |
| T429 |
38571 |
0 |
0 |
0 |
| T430 |
55553 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
209 |
0 |
0 |
| T58 |
447 |
2 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
6 |
0 |
0 |
| T422 |
1035 |
0 |
0 |
0 |
| T423 |
497 |
0 |
0 |
0 |
| T424 |
878 |
0 |
0 |
0 |
| T425 |
551 |
0 |
0 |
0 |
| T426 |
889 |
0 |
0 |
0 |
| T427 |
6140 |
0 |
0 |
0 |
| T428 |
966 |
0 |
0 |
0 |
| T429 |
1170 |
0 |
0 |
0 |
| T430 |
1137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T73 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
266 |
0 |
0 |
| T18 |
4557 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T53 |
544 |
0 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
722 |
0 |
0 |
0 |
| T107 |
9449 |
0 |
0 |
0 |
| T108 |
439 |
0 |
0 |
0 |
| T109 |
375 |
0 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
| T432 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
266 |
0 |
0 |
| T18 |
153741 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T53 |
39086 |
0 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
60914 |
0 |
0 |
0 |
| T107 |
102842 |
0 |
0 |
0 |
| T108 |
18736 |
0 |
0 |
0 |
| T109 |
22574 |
0 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
| T432 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T73 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
266 |
0 |
0 |
| T18 |
153741 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T53 |
39086 |
0 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
60914 |
0 |
0 |
0 |
| T107 |
102842 |
0 |
0 |
0 |
| T108 |
18736 |
0 |
0 |
0 |
| T109 |
22574 |
0 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
| T432 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
266 |
0 |
0 |
| T18 |
4557 |
4 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T53 |
544 |
0 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T103 |
0 |
4 |
0 |
0 |
| T104 |
0 |
2 |
0 |
0 |
| T105 |
0 |
2 |
0 |
0 |
| T106 |
722 |
0 |
0 |
0 |
| T107 |
9449 |
0 |
0 |
0 |
| T108 |
439 |
0 |
0 |
0 |
| T109 |
375 |
0 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
2 |
0 |
0 |
| T431 |
0 |
2 |
0 |
0 |
| T432 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
210 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
11 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
210 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
11 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
210 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
11 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
210 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
11 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T395,T143 |
| 1 | 1 | Covered | T114,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T144,T145 |
| 1 | 1 | Covered | T114,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
243 |
0 |
0 |
| T114 |
473 |
2 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
18 |
0 |
0 |
| T433 |
441 |
0 |
0 |
0 |
| T434 |
950 |
0 |
0 |
0 |
| T435 |
1127 |
0 |
0 |
0 |
| T436 |
627 |
0 |
0 |
0 |
| T437 |
1342 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
244 |
0 |
0 |
| T114 |
22039 |
3 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
18 |
0 |
0 |
| T433 |
14861 |
0 |
0 |
0 |
| T434 |
63440 |
0 |
0 |
0 |
| T435 |
53125 |
0 |
0 |
0 |
| T436 |
49121 |
0 |
0 |
0 |
| T437 |
111091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T395,T143 |
| 1 | 1 | Covered | T114,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T144,T145 |
| 1 | 1 | Covered | T114,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
243 |
0 |
0 |
| T114 |
22039 |
2 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
18 |
0 |
0 |
| T433 |
14861 |
0 |
0 |
0 |
| T434 |
63440 |
0 |
0 |
0 |
| T435 |
53125 |
0 |
0 |
0 |
| T436 |
49121 |
0 |
0 |
0 |
| T437 |
111091 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
243 |
0 |
0 |
| T114 |
473 |
2 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
4 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
18 |
0 |
0 |
| T433 |
441 |
0 |
0 |
0 |
| T434 |
950 |
0 |
0 |
0 |
| T435 |
1127 |
0 |
0 |
0 |
| T436 |
627 |
0 |
0 |
0 |
| T437 |
1342 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T56,T57 |
| 1 | 1 | Covered | T53,T27,T102 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
238 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T49 |
2879 |
0 |
0 |
0 |
| T53 |
544 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
665 |
0 |
0 |
0 |
| T371 |
684 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
742 |
0 |
0 |
0 |
| T420 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
238 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T49 |
313258 |
0 |
0 |
0 |
| T53 |
39086 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
59391 |
0 |
0 |
0 |
| T371 |
56863 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
61792 |
0 |
0 |
0 |
| T420 |
21084 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T27,T102 |
| 1 | 1 | Covered | T53,T56,T57 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T27,T102 |
| 1 | 0 | Covered | T53,T56,T57 |
| 1 | 1 | Covered | T53,T27,T102 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
238 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T49 |
313258 |
0 |
0 |
0 |
| T53 |
39086 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
59391 |
0 |
0 |
0 |
| T371 |
56863 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
61792 |
0 |
0 |
0 |
| T420 |
21084 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
238 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T49 |
2879 |
0 |
0 |
0 |
| T53 |
544 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T214 |
665 |
0 |
0 |
0 |
| T371 |
684 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T419 |
742 |
0 |
0 |
0 |
| T420 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
226 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
8 |
0 |
0 |
| T393 |
5829 |
4 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
18 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
226 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
8 |
0 |
0 |
| T393 |
662454 |
4 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
226 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
8 |
0 |
0 |
| T393 |
662454 |
4 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
18 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
226 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
8 |
0 |
0 |
| T393 |
5829 |
4 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
227 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
4 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
227 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
4 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
227 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
4 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
227 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
4 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
216 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
8 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
216 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
8 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
216 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
5 |
0 |
0 |
| T393 |
662454 |
8 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
216 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
8 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T395,T143 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T58,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
254 |
0 |
0 |
| T58 |
447 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
10 |
0 |
0 |
| T422 |
1035 |
0 |
0 |
0 |
| T423 |
497 |
0 |
0 |
0 |
| T424 |
878 |
0 |
0 |
0 |
| T425 |
551 |
0 |
0 |
0 |
| T426 |
889 |
0 |
0 |
0 |
| T427 |
6140 |
0 |
0 |
0 |
| T428 |
966 |
0 |
0 |
0 |
| T429 |
1170 |
0 |
0 |
0 |
| T430 |
1137 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
254 |
0 |
0 |
| T58 |
20870 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
10 |
0 |
0 |
| T422 |
66721 |
0 |
0 |
0 |
| T423 |
29029 |
0 |
0 |
0 |
| T424 |
58491 |
0 |
0 |
0 |
| T425 |
37924 |
0 |
0 |
0 |
| T426 |
69660 |
0 |
0 |
0 |
| T427 |
301454 |
0 |
0 |
0 |
| T428 |
62610 |
0 |
0 |
0 |
| T429 |
38571 |
0 |
0 |
0 |
| T430 |
55553 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T58,T395,T143 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T58,T395,T143 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T58,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
254 |
0 |
0 |
| T58 |
20870 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
10 |
0 |
0 |
| T422 |
66721 |
0 |
0 |
0 |
| T423 |
29029 |
0 |
0 |
0 |
| T424 |
58491 |
0 |
0 |
0 |
| T425 |
37924 |
0 |
0 |
0 |
| T426 |
69660 |
0 |
0 |
0 |
| T427 |
301454 |
0 |
0 |
0 |
| T428 |
62610 |
0 |
0 |
0 |
| T429 |
38571 |
0 |
0 |
0 |
| T430 |
55553 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
254 |
0 |
0 |
| T58 |
447 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
8 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
10 |
0 |
0 |
| T422 |
1035 |
0 |
0 |
0 |
| T423 |
497 |
0 |
0 |
0 |
| T424 |
878 |
0 |
0 |
0 |
| T425 |
551 |
0 |
0 |
0 |
| T426 |
889 |
0 |
0 |
0 |
| T427 |
6140 |
0 |
0 |
0 |
| T428 |
966 |
0 |
0 |
0 |
| T429 |
1170 |
0 |
0 |
0 |
| T430 |
1137 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T103 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T103 |
| 1 | 1 | Covered | T18,T20,T73 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
239 |
0 |
0 |
| T18 |
4557 |
2 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T53 |
544 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
722 |
0 |
0 |
0 |
| T107 |
9449 |
0 |
0 |
0 |
| T108 |
439 |
0 |
0 |
0 |
| T109 |
375 |
0 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
| T432 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
239 |
0 |
0 |
| T18 |
153741 |
2 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T53 |
39086 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
60914 |
0 |
0 |
0 |
| T107 |
102842 |
0 |
0 |
0 |
| T108 |
18736 |
0 |
0 |
0 |
| T109 |
22574 |
0 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
| T432 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T73 |
| 1 | 1 | Covered | T18,T20,T103 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T20,T73 |
| 1 | 0 | Covered | T18,T20,T103 |
| 1 | 1 | Covered | T18,T20,T73 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
239 |
0 |
0 |
| T18 |
153741 |
2 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
420856 |
0 |
0 |
0 |
| T53 |
39086 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T81 |
121715 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
60914 |
0 |
0 |
0 |
| T107 |
102842 |
0 |
0 |
0 |
| T108 |
18736 |
0 |
0 |
0 |
| T109 |
22574 |
0 |
0 |
0 |
| T110 |
20362 |
0 |
0 |
0 |
| T111 |
19182 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
| T432 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
239 |
0 |
0 |
| T18 |
4557 |
2 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
3941 |
0 |
0 |
0 |
| T53 |
544 |
0 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T81 |
2035 |
0 |
0 |
0 |
| T103 |
0 |
2 |
0 |
0 |
| T104 |
0 |
1 |
0 |
0 |
| T105 |
0 |
1 |
0 |
0 |
| T106 |
722 |
0 |
0 |
0 |
| T107 |
9449 |
0 |
0 |
0 |
| T108 |
439 |
0 |
0 |
0 |
| T109 |
375 |
0 |
0 |
0 |
| T110 |
342 |
0 |
0 |
0 |
| T111 |
380 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T417 |
0 |
1 |
0 |
0 |
| T431 |
0 |
1 |
0 |
0 |
| T432 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
220 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
4 |
0 |
0 |
| T393 |
5829 |
9 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
220 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
4 |
0 |
0 |
| T393 |
662454 |
9 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
220 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
4 |
0 |
0 |
| T393 |
662454 |
9 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
220 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
4 |
0 |
0 |
| T393 |
5829 |
9 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T395,T143 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T114,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
211 |
0 |
0 |
| T114 |
473 |
1 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
11 |
0 |
0 |
| T433 |
441 |
0 |
0 |
0 |
| T434 |
950 |
0 |
0 |
0 |
| T435 |
1127 |
0 |
0 |
0 |
| T436 |
627 |
0 |
0 |
0 |
| T437 |
1342 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
212 |
0 |
0 |
| T114 |
22039 |
1 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
11 |
0 |
0 |
| T433 |
14861 |
0 |
0 |
0 |
| T434 |
63440 |
0 |
0 |
0 |
| T435 |
53125 |
0 |
0 |
0 |
| T436 |
49121 |
0 |
0 |
0 |
| T437 |
111091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T114,T395,T143 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T114,T395,T143 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T114,T395,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
212 |
0 |
0 |
| T114 |
22039 |
1 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
11 |
0 |
0 |
| T433 |
14861 |
0 |
0 |
0 |
| T434 |
63440 |
0 |
0 |
0 |
| T435 |
53125 |
0 |
0 |
0 |
| T436 |
49121 |
0 |
0 |
0 |
| T437 |
111091 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
212 |
0 |
0 |
| T114 |
473 |
1 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T418 |
0 |
11 |
0 |
0 |
| T433 |
441 |
0 |
0 |
0 |
| T434 |
950 |
0 |
0 |
0 |
| T435 |
1127 |
0 |
0 |
0 |
| T436 |
627 |
0 |
0 |
0 |
| T437 |
1342 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
199 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
7 |
0 |
0 |
| T393 |
5829 |
12 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
13 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
200 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
7 |
0 |
0 |
| T393 |
662454 |
12 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
200 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
7 |
0 |
0 |
| T393 |
662454 |
12 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
13 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
200 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
7 |
0 |
0 |
| T393 |
5829 |
12 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T112,T113,T416 |
| 1 | 0 | Covered | T112,T113,T416 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T112,T113,T416 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T112,T113,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
250 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
5 |
0 |
0 |
| T393 |
5829 |
6 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
13 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
253 |
0 |
0 |
| T47 |
375399 |
0 |
0 |
0 |
| T112 |
35089 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T150 |
363851 |
0 |
0 |
0 |
| T156 |
55579 |
0 |
0 |
0 |
| T237 |
103829 |
0 |
0 |
0 |
| T246 |
62773 |
0 |
0 |
0 |
| T315 |
64742 |
0 |
0 |
0 |
| T316 |
151527 |
0 |
0 |
0 |
| T391 |
322668 |
0 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T416 |
0 |
1 |
0 |
0 |
| T418 |
0 |
13 |
0 |
0 |
| T439 |
21125 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T112,T113,T395 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T112,T113,T395 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T112,T113,T395 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
252 |
0 |
0 |
| T47 |
375399 |
0 |
0 |
0 |
| T112 |
35089 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T150 |
363851 |
0 |
0 |
0 |
| T156 |
55579 |
0 |
0 |
0 |
| T237 |
103829 |
0 |
0 |
0 |
| T246 |
62773 |
0 |
0 |
0 |
| T315 |
64742 |
0 |
0 |
0 |
| T316 |
151527 |
0 |
0 |
0 |
| T391 |
322668 |
0 |
0 |
0 |
| T392 |
0 |
5 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T418 |
0 |
13 |
0 |
0 |
| T439 |
21125 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
252 |
0 |
0 |
| T47 |
3357 |
0 |
0 |
0 |
| T112 |
787 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T150 |
3277 |
0 |
0 |
0 |
| T156 |
766 |
0 |
0 |
0 |
| T237 |
10013 |
0 |
0 |
0 |
| T246 |
987 |
0 |
0 |
0 |
| T315 |
788 |
0 |
0 |
0 |
| T316 |
2302 |
0 |
0 |
0 |
| T391 |
2876 |
0 |
0 |
0 |
| T392 |
0 |
5 |
0 |
0 |
| T395 |
0 |
1 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T403 |
0 |
1 |
0 |
0 |
| T418 |
0 |
13 |
0 |
0 |
| T439 |
404 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
217 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
7 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
217 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
7 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T395,T143,T144 |
| 1 | 1 | Covered | T144,T145,T418 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T395,T143,T144 |
| 1 | 0 | Covered | T144,T145,T418 |
| 1 | 1 | Covered | T395,T143,T144 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
151076844 |
217 |
0 |
0 |
| T143 |
45758 |
1 |
0 |
0 |
| T144 |
70824 |
2 |
0 |
0 |
| T145 |
85915 |
2 |
0 |
0 |
| T392 |
340215 |
7 |
0 |
0 |
| T393 |
662454 |
10 |
0 |
0 |
| T395 |
72228 |
1 |
0 |
0 |
| T396 |
61162 |
1 |
0 |
0 |
| T403 |
57922 |
1 |
0 |
0 |
| T410 |
133259 |
2 |
0 |
0 |
| T418 |
638747 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1856607 |
217 |
0 |
0 |
| T143 |
675 |
1 |
0 |
0 |
| T144 |
895 |
2 |
0 |
0 |
| T145 |
983 |
2 |
0 |
0 |
| T392 |
3119 |
7 |
0 |
0 |
| T393 |
5829 |
10 |
0 |
0 |
| T395 |
1366 |
1 |
0 |
0 |
| T396 |
903 |
1 |
0 |
0 |
| T403 |
1034 |
1 |
0 |
0 |
| T410 |
1878 |
2 |
0 |
0 |
| T418 |
5924 |
4 |
0 |
0 |