Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T17,T19 | 
| 1 | 0 | Covered | T14,T17,T19 | 
| 1 | 1 | Covered | T14,T17,T19 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T17,T19 | 
| 1 | 0 | Covered | T14,T17,T19 | 
| 1 | 1 | Covered | T14,T17,T19 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
11600 | 
0 | 
0 | 
| T14 | 
32165 | 
4 | 
0 | 
0 | 
| T15 | 
52443 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
302929 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
6 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
7 | 
0 | 
0 | 
| T55 | 
0 | 
7 | 
0 | 
0 | 
| T56 | 
0 | 
4 | 
0 | 
0 | 
| T57 | 
43231 | 
0 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
99524 | 
0 | 
0 | 
0 | 
| T100 | 
406810 | 
0 | 
0 | 
0 | 
| T101 | 
47530 | 
0 | 
0 | 
0 | 
| T102 | 
70586 | 
0 | 
0 | 
0 | 
| T103 | 
48471 | 
0 | 
0 | 
0 | 
| T104 | 
233956 | 
0 | 
0 | 
0 | 
| T105 | 
97614 | 
0 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T148 | 
53249 | 
3 | 
0 | 
0 | 
| T149 | 
114705 | 
6 | 
0 | 
0 | 
| T150 | 
189382 | 
6 | 
0 | 
0 | 
| T386 | 
334547 | 
9 | 
0 | 
0 | 
| T387 | 
644063 | 
9 | 
0 | 
0 | 
| T388 | 
591579 | 
0 | 
0 | 
0 | 
| T389 | 
120549 | 
2 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
135505 | 
2 | 
0 | 
0 | 
| T418 | 
1004067 | 
1 | 
0 | 
0 | 
| T419 | 
40224 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
11612 | 
0 | 
0 | 
| T14 | 
62494 | 
5 | 
0 | 
0 | 
| T15 | 
102996 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T40 | 
597680 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
7 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
7 | 
0 | 
0 | 
| T55 | 
0 | 
7 | 
0 | 
0 | 
| T56 | 
0 | 
4 | 
0 | 
0 | 
| T57 | 
1080 | 
0 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
195097 | 
0 | 
0 | 
0 | 
| T100 | 
792980 | 
0 | 
0 | 
0 | 
| T101 | 
93170 | 
0 | 
0 | 
0 | 
| T102 | 
138622 | 
0 | 
0 | 
0 | 
| T103 | 
95427 | 
0 | 
0 | 
0 | 
| T104 | 
461573 | 
0 | 
0 | 
0 | 
| T105 | 
192099 | 
0 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T148 | 
53249 | 
3 | 
0 | 
0 | 
| T149 | 
114705 | 
6 | 
0 | 
0 | 
| T150 | 
189382 | 
6 | 
0 | 
0 | 
| T386 | 
334547 | 
9 | 
0 | 
0 | 
| T387 | 
644063 | 
9 | 
0 | 
0 | 
| T388 | 
591579 | 
0 | 
0 | 
0 | 
| T389 | 
120549 | 
2 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
135505 | 
2 | 
0 | 
0 | 
| T418 | 
1004067 | 
1 | 
0 | 
0 | 
| T419 | 
40224 | 
0 | 
0 | 
0 |