Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T14,T54,T97 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T14,T54,T97 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
242 | 
0 | 
0 | 
| T14 | 
612 | 
2 | 
0 | 
0 | 
| T15 | 
630 | 
0 | 
0 | 
0 | 
| T40 | 
2726 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
4 | 
0 | 
0 | 
| T55 | 
0 | 
4 | 
0 | 
0 | 
| T56 | 
0 | 
4 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
1317 | 
0 | 
0 | 
0 | 
| T100 | 
6880 | 
0 | 
0 | 
0 | 
| T101 | 
630 | 
0 | 
0 | 
0 | 
| T102 | 
850 | 
0 | 
0 | 
0 | 
| T103 | 
505 | 
0 | 
0 | 
0 | 
| T104 | 
2113 | 
0 | 
0 | 
0 | 
| T105 | 
1043 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
246 | 
0 | 
0 | 
| T14 | 
30941 | 
2 | 
0 | 
0 | 
| T15 | 
51183 | 
0 | 
0 | 
0 | 
| T40 | 
297477 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
5 | 
0 | 
0 | 
| T55 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
0 | 
3 | 
0 | 
0 | 
| T99 | 
96890 | 
0 | 
0 | 
0 | 
| T100 | 
393050 | 
0 | 
0 | 
0 | 
| T101 | 
46270 | 
0 | 
0 | 
0 | 
| T102 | 
68886 | 
0 | 
0 | 
0 | 
| T103 | 
47461 | 
0 | 
0 | 
0 | 
| T104 | 
229730 | 
0 | 
0 | 
0 | 
| T105 | 
95528 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T14,T54,T97 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T14,T54,T97 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
243 | 
0 | 
0 | 
| T14 | 
30941 | 
2 | 
0 | 
0 | 
| T15 | 
51183 | 
0 | 
0 | 
0 | 
| T40 | 
297477 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
4 | 
0 | 
0 | 
| T55 | 
0 | 
4 | 
0 | 
0 | 
| T56 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
96890 | 
0 | 
0 | 
0 | 
| T100 | 
393050 | 
0 | 
0 | 
0 | 
| T101 | 
46270 | 
0 | 
0 | 
0 | 
| T102 | 
68886 | 
0 | 
0 | 
0 | 
| T103 | 
47461 | 
0 | 
0 | 
0 | 
| T104 | 
229730 | 
0 | 
0 | 
0 | 
| T105 | 
95528 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
243 | 
0 | 
0 | 
| T14 | 
612 | 
2 | 
0 | 
0 | 
| T15 | 
630 | 
0 | 
0 | 
0 | 
| T40 | 
2726 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
2 | 
0 | 
0 | 
| T53 | 
0 | 
2 | 
0 | 
0 | 
| T54 | 
0 | 
4 | 
0 | 
0 | 
| T55 | 
0 | 
4 | 
0 | 
0 | 
| T56 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
0 | 
2 | 
0 | 
0 | 
| T99 | 
1317 | 
0 | 
0 | 
0 | 
| T100 | 
6880 | 
0 | 
0 | 
0 | 
| T101 | 
630 | 
0 | 
0 | 
0 | 
| T102 | 
850 | 
0 | 
0 | 
0 | 
| T103 | 
505 | 
0 | 
0 | 
0 | 
| T104 | 
2113 | 
0 | 
0 | 
0 | 
| T105 | 
1043 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
213 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
7 | 
0 | 
0 | 
| T387 | 
5626 | 
5 | 
0 | 
0 | 
| T388 | 
5208 | 
11 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
213 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
7 | 
0 | 
0 | 
| T387 | 
638437 | 
5 | 
0 | 
0 | 
| T388 | 
586371 | 
11 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
213 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
7 | 
0 | 
0 | 
| T387 | 
638437 | 
5 | 
0 | 
0 | 
| T388 | 
586371 | 
11 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
213 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
7 | 
0 | 
0 | 
| T387 | 
5626 | 
5 | 
0 | 
0 | 
| T388 | 
5208 | 
11 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T148,T149 | 
| 1 | 1 | Covered | T57,T150,T386 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T150,T386 | 
| 1 | 1 | Covered | T57,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
232 | 
0 | 
0 | 
| T57 | 
1080 | 
2 | 
0 | 
0 | 
| T139 | 
830 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
672 | 
0 | 
0 | 
0 | 
| T264 | 
875 | 
0 | 
0 | 
0 | 
| T365 | 
432 | 
0 | 
0 | 
0 | 
| T381 | 
936 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
3 | 
0 | 
0 | 
| T387 | 
0 | 
7 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
874 | 
0 | 
0 | 
0 | 
| T422 | 
1731 | 
0 | 
0 | 
0 | 
| T423 | 
2911 | 
0 | 
0 | 
0 | 
| T424 | 
399 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
233 | 
0 | 
0 | 
| T57 | 
43231 | 
3 | 
0 | 
0 | 
| T139 | 
40817 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
45655 | 
0 | 
0 | 
0 | 
| T264 | 
49189 | 
0 | 
0 | 
0 | 
| T365 | 
21607 | 
0 | 
0 | 
0 | 
| T381 | 
36062 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
3 | 
0 | 
0 | 
| T387 | 
0 | 
7 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
84834 | 
0 | 
0 | 
0 | 
| T422 | 
74333 | 
0 | 
0 | 
0 | 
| T423 | 
321199 | 
0 | 
0 | 
0 | 
| T424 | 
24019 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T148,T149 | 
| 1 | 1 | Covered | T57,T150,T386 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T150,T386 | 
| 1 | 1 | Covered | T57,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
232 | 
0 | 
0 | 
| T57 | 
43231 | 
2 | 
0 | 
0 | 
| T139 | 
40817 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
45655 | 
0 | 
0 | 
0 | 
| T264 | 
49189 | 
0 | 
0 | 
0 | 
| T365 | 
21607 | 
0 | 
0 | 
0 | 
| T381 | 
36062 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
3 | 
0 | 
0 | 
| T387 | 
0 | 
7 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
84834 | 
0 | 
0 | 
0 | 
| T422 | 
74333 | 
0 | 
0 | 
0 | 
| T423 | 
321199 | 
0 | 
0 | 
0 | 
| T424 | 
24019 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
232 | 
0 | 
0 | 
| T57 | 
1080 | 
2 | 
0 | 
0 | 
| T139 | 
830 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
672 | 
0 | 
0 | 
0 | 
| T264 | 
875 | 
0 | 
0 | 
0 | 
| T365 | 
432 | 
0 | 
0 | 
0 | 
| T381 | 
936 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
3 | 
0 | 
0 | 
| T387 | 
0 | 
7 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
874 | 
0 | 
0 | 
0 | 
| T422 | 
1731 | 
0 | 
0 | 
0 | 
| T423 | 
2911 | 
0 | 
0 | 
0 | 
| T424 | 
399 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
196 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
2 | 
0 | 
0 | 
| T387 | 
5626 | 
6 | 
0 | 
0 | 
| T388 | 
5208 | 
6 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
196 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
2 | 
0 | 
0 | 
| T387 | 
638437 | 
6 | 
0 | 
0 | 
| T388 | 
586371 | 
6 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
196 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
2 | 
0 | 
0 | 
| T387 | 
638437 | 
6 | 
0 | 
0 | 
| T388 | 
586371 | 
6 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
196 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
2 | 
0 | 
0 | 
| T387 | 
5626 | 
6 | 
0 | 
0 | 
| T388 | 
5208 | 
6 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T148,T149 | 
| 1 | 1 | Covered | T58,T150,T386 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T150,T386 | 
| 1 | 1 | Covered | T58,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
221 | 
0 | 
0 | 
| T38 | 
489 | 
0 | 
0 | 
0 | 
| T58 | 
443 | 
2 | 
0 | 
0 | 
| T98 | 
5029 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
449 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
4 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
548 | 
0 | 
0 | 
0 | 
| T426 | 
795 | 
0 | 
0 | 
0 | 
| T427 | 
2879 | 
0 | 
0 | 
0 | 
| T428 | 
1538 | 
0 | 
0 | 
0 | 
| T429 | 
2355 | 
0 | 
0 | 
0 | 
| T430 | 
745 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
222 | 
0 | 
0 | 
| T38 | 
34973 | 
0 | 
0 | 
0 | 
| T58 | 
27851 | 
3 | 
0 | 
0 | 
| T98 | 
170347 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
18240 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
4 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
39110 | 
0 | 
0 | 
0 | 
| T426 | 
57858 | 
0 | 
0 | 
0 | 
| T427 | 
324183 | 
0 | 
0 | 
0 | 
| T428 | 
156355 | 
0 | 
0 | 
0 | 
| T429 | 
244519 | 
0 | 
0 | 
0 | 
| T430 | 
59455 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T148,T149 | 
| 1 | 1 | Covered | T58,T150,T386 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T150,T386 | 
| 1 | 1 | Covered | T58,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
221 | 
0 | 
0 | 
| T38 | 
34973 | 
0 | 
0 | 
0 | 
| T58 | 
27851 | 
2 | 
0 | 
0 | 
| T98 | 
170347 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
18240 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
4 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
39110 | 
0 | 
0 | 
0 | 
| T426 | 
57858 | 
0 | 
0 | 
0 | 
| T427 | 
324183 | 
0 | 
0 | 
0 | 
| T428 | 
156355 | 
0 | 
0 | 
0 | 
| T429 | 
244519 | 
0 | 
0 | 
0 | 
| T430 | 
59455 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
221 | 
0 | 
0 | 
| T38 | 
489 | 
0 | 
0 | 
0 | 
| T58 | 
443 | 
2 | 
0 | 
0 | 
| T98 | 
5029 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
449 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
4 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
548 | 
0 | 
0 | 
0 | 
| T426 | 
795 | 
0 | 
0 | 
0 | 
| T427 | 
2879 | 
0 | 
0 | 
0 | 
| T428 | 
1538 | 
0 | 
0 | 
0 | 
| T429 | 
2355 | 
0 | 
0 | 
0 | 
| T430 | 
745 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T17,T19,T71 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T17,T19,T71 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
262 | 
0 | 
0 | 
| T17 | 
1317 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T110 | 
0 | 
4 | 
0 | 
0 | 
| T115 | 
4725 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
8499 | 
0 | 
0 | 
0 | 
| T243 | 
865 | 
0 | 
0 | 
0 | 
| T269 | 
1461 | 
0 | 
0 | 
0 | 
| T270 | 
792 | 
0 | 
0 | 
0 | 
| T271 | 
938 | 
0 | 
0 | 
0 | 
| T272 | 
602 | 
0 | 
0 | 
0 | 
| T273 | 
2990 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T431 | 
0 | 
2 | 
0 | 
0 | 
| T432 | 
0 | 
2 | 
0 | 
0 | 
| T433 | 
532 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
262 | 
0 | 
0 | 
| T17 | 
51600 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T110 | 
0 | 
4 | 
0 | 
0 | 
| T115 | 
548868 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
957080 | 
0 | 
0 | 
0 | 
| T243 | 
49310 | 
0 | 
0 | 
0 | 
| T269 | 
148353 | 
0 | 
0 | 
0 | 
| T270 | 
56029 | 
0 | 
0 | 
0 | 
| T271 | 
57320 | 
0 | 
0 | 
0 | 
| T272 | 
36132 | 
0 | 
0 | 
0 | 
| T273 | 
326886 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T431 | 
0 | 
2 | 
0 | 
0 | 
| T432 | 
0 | 
2 | 
0 | 
0 | 
| T433 | 
28823 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T17,T19,T71 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T17,T19,T71 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
262 | 
0 | 
0 | 
| T17 | 
51600 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T110 | 
0 | 
4 | 
0 | 
0 | 
| T115 | 
548868 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
957080 | 
0 | 
0 | 
0 | 
| T243 | 
49310 | 
0 | 
0 | 
0 | 
| T269 | 
148353 | 
0 | 
0 | 
0 | 
| T270 | 
56029 | 
0 | 
0 | 
0 | 
| T271 | 
57320 | 
0 | 
0 | 
0 | 
| T272 | 
36132 | 
0 | 
0 | 
0 | 
| T273 | 
326886 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T431 | 
0 | 
2 | 
0 | 
0 | 
| T432 | 
0 | 
2 | 
0 | 
0 | 
| T433 | 
28823 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
262 | 
0 | 
0 | 
| T17 | 
1317 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
4 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T98 | 
0 | 
2 | 
0 | 
0 | 
| T109 | 
0 | 
4 | 
0 | 
0 | 
| T110 | 
0 | 
4 | 
0 | 
0 | 
| T115 | 
4725 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
8499 | 
0 | 
0 | 
0 | 
| T243 | 
865 | 
0 | 
0 | 
0 | 
| T269 | 
1461 | 
0 | 
0 | 
0 | 
| T270 | 
792 | 
0 | 
0 | 
0 | 
| T271 | 
938 | 
0 | 
0 | 
0 | 
| T272 | 
602 | 
0 | 
0 | 
0 | 
| T273 | 
2990 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
2 | 
0 | 
0 | 
| T431 | 
0 | 
2 | 
0 | 
0 | 
| T432 | 
0 | 
2 | 
0 | 
0 | 
| T433 | 
532 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T387,T388 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T387,T388 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
230 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
1 | 
0 | 
0 | 
| T387 | 
5626 | 
14 | 
0 | 
0 | 
| T388 | 
5208 | 
11 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
230 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
1 | 
0 | 
0 | 
| T387 | 
638437 | 
14 | 
0 | 
0 | 
| T388 | 
586371 | 
11 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T387,T388 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T387,T388 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
230 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
1 | 
0 | 
0 | 
| T387 | 
638437 | 
14 | 
0 | 
0 | 
| T388 | 
586371 | 
11 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
230 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
1 | 
0 | 
0 | 
| T387 | 
5626 | 
14 | 
0 | 
0 | 
| T388 | 
5208 | 
11 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
243 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
6 | 
0 | 
0 | 
| T387 | 
5626 | 
10 | 
0 | 
0 | 
| T388 | 
5208 | 
7 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
243 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
6 | 
0 | 
0 | 
| T387 | 
638437 | 
10 | 
0 | 
0 | 
| T388 | 
586371 | 
7 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
243 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
6 | 
0 | 
0 | 
| T387 | 
638437 | 
10 | 
0 | 
0 | 
| T388 | 
586371 | 
7 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
243 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
6 | 
0 | 
0 | 
| T387 | 
5626 | 
10 | 
0 | 
0 | 
| T388 | 
5208 | 
7 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T54,T55,T56 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T54,T55,T56 | 
| 1 | 1 | Covered | T14,T54,T97 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
243 | 
0 | 
0 | 
| T14 | 
612 | 
1 | 
0 | 
0 | 
| T15 | 
630 | 
0 | 
0 | 
0 | 
| T40 | 
2726 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
1 | 
0 | 
0 | 
| T53 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
2 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
1 | 
0 | 
0 | 
| T99 | 
1317 | 
0 | 
0 | 
0 | 
| T100 | 
6880 | 
0 | 
0 | 
0 | 
| T101 | 
630 | 
0 | 
0 | 
0 | 
| T102 | 
850 | 
0 | 
0 | 
0 | 
| T103 | 
505 | 
0 | 
0 | 
0 | 
| T104 | 
2113 | 
0 | 
0 | 
0 | 
| T105 | 
1043 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
243 | 
0 | 
0 | 
| T14 | 
30941 | 
1 | 
0 | 
0 | 
| T15 | 
51183 | 
0 | 
0 | 
0 | 
| T40 | 
297477 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
1 | 
0 | 
0 | 
| T53 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
2 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
1 | 
0 | 
0 | 
| T99 | 
96890 | 
0 | 
0 | 
0 | 
| T100 | 
393050 | 
0 | 
0 | 
0 | 
| T101 | 
46270 | 
0 | 
0 | 
0 | 
| T102 | 
68886 | 
0 | 
0 | 
0 | 
| T103 | 
47461 | 
0 | 
0 | 
0 | 
| T104 | 
229730 | 
0 | 
0 | 
0 | 
| T105 | 
95528 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T14,T54,T97 | 
| 1 | 1 | Covered | T54,T55,T56 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T14,T54,T97 | 
| 1 | 0 | Covered | T54,T55,T56 | 
| 1 | 1 | Covered | T14,T54,T97 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
243 | 
0 | 
0 | 
| T14 | 
30941 | 
1 | 
0 | 
0 | 
| T15 | 
51183 | 
0 | 
0 | 
0 | 
| T40 | 
297477 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
1 | 
0 | 
0 | 
| T53 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
2 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
1 | 
0 | 
0 | 
| T99 | 
96890 | 
0 | 
0 | 
0 | 
| T100 | 
393050 | 
0 | 
0 | 
0 | 
| T101 | 
46270 | 
0 | 
0 | 
0 | 
| T102 | 
68886 | 
0 | 
0 | 
0 | 
| T103 | 
47461 | 
0 | 
0 | 
0 | 
| T104 | 
229730 | 
0 | 
0 | 
0 | 
| T105 | 
95528 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
243 | 
0 | 
0 | 
| T14 | 
612 | 
1 | 
0 | 
0 | 
| T15 | 
630 | 
0 | 
0 | 
0 | 
| T40 | 
2726 | 
0 | 
0 | 
0 | 
| T52 | 
0 | 
1 | 
0 | 
0 | 
| T53 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
2 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
0 | 
1 | 
0 | 
0 | 
| T99 | 
1317 | 
0 | 
0 | 
0 | 
| T100 | 
6880 | 
0 | 
0 | 
0 | 
| T101 | 
630 | 
0 | 
0 | 
0 | 
| T102 | 
850 | 
0 | 
0 | 
0 | 
| T103 | 
505 | 
0 | 
0 | 
0 | 
| T104 | 
2113 | 
0 | 
0 | 
0 | 
| T105 | 
1043 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
221 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
9 | 
0 | 
0 | 
| T387 | 
5626 | 
9 | 
0 | 
0 | 
| T388 | 
5208 | 
13 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
221 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
9 | 
0 | 
0 | 
| T387 | 
638437 | 
9 | 
0 | 
0 | 
| T388 | 
586371 | 
13 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
221 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
9 | 
0 | 
0 | 
| T387 | 
638437 | 
9 | 
0 | 
0 | 
| T388 | 
586371 | 
13 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
221 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
9 | 
0 | 
0 | 
| T387 | 
5626 | 
9 | 
0 | 
0 | 
| T388 | 
5208 | 
13 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T148,T149 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T57,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
245 | 
0 | 
0 | 
| T57 | 
1080 | 
1 | 
0 | 
0 | 
| T139 | 
830 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
672 | 
0 | 
0 | 
0 | 
| T264 | 
875 | 
0 | 
0 | 
0 | 
| T365 | 
432 | 
0 | 
0 | 
0 | 
| T381 | 
936 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
20 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
874 | 
0 | 
0 | 
0 | 
| T422 | 
1731 | 
0 | 
0 | 
0 | 
| T423 | 
2911 | 
0 | 
0 | 
0 | 
| T424 | 
399 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
245 | 
0 | 
0 | 
| T57 | 
43231 | 
1 | 
0 | 
0 | 
| T139 | 
40817 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
45655 | 
0 | 
0 | 
0 | 
| T264 | 
49189 | 
0 | 
0 | 
0 | 
| T365 | 
21607 | 
0 | 
0 | 
0 | 
| T381 | 
36062 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
20 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
84834 | 
0 | 
0 | 
0 | 
| T422 | 
74333 | 
0 | 
0 | 
0 | 
| T423 | 
321199 | 
0 | 
0 | 
0 | 
| T424 | 
24019 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T57,T148,T149 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T57,T148,T149 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T57,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
245 | 
0 | 
0 | 
| T57 | 
43231 | 
1 | 
0 | 
0 | 
| T139 | 
40817 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
45655 | 
0 | 
0 | 
0 | 
| T264 | 
49189 | 
0 | 
0 | 
0 | 
| T365 | 
21607 | 
0 | 
0 | 
0 | 
| T381 | 
36062 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
20 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
84834 | 
0 | 
0 | 
0 | 
| T422 | 
74333 | 
0 | 
0 | 
0 | 
| T423 | 
321199 | 
0 | 
0 | 
0 | 
| T424 | 
24019 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
245 | 
0 | 
0 | 
| T57 | 
1080 | 
1 | 
0 | 
0 | 
| T139 | 
830 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T160 | 
672 | 
0 | 
0 | 
0 | 
| T264 | 
875 | 
0 | 
0 | 
0 | 
| T365 | 
432 | 
0 | 
0 | 
0 | 
| T381 | 
936 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
20 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T421 | 
874 | 
0 | 
0 | 
0 | 
| T422 | 
1731 | 
0 | 
0 | 
0 | 
| T423 | 
2911 | 
0 | 
0 | 
0 | 
| T424 | 
399 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
273 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
11 | 
0 | 
0 | 
| T387 | 
5626 | 
13 | 
0 | 
0 | 
| T388 | 
5208 | 
8 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
273 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
11 | 
0 | 
0 | 
| T387 | 
638437 | 
13 | 
0 | 
0 | 
| T388 | 
586371 | 
8 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
273 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
11 | 
0 | 
0 | 
| T387 | 
638437 | 
13 | 
0 | 
0 | 
| T388 | 
586371 | 
8 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
273 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
11 | 
0 | 
0 | 
| T387 | 
5626 | 
13 | 
0 | 
0 | 
| T388 | 
5208 | 
8 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T148,T149 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T58,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
197 | 
0 | 
0 | 
| T38 | 
489 | 
0 | 
0 | 
0 | 
| T58 | 
443 | 
1 | 
0 | 
0 | 
| T98 | 
5029 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
449 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
8 | 
0 | 
0 | 
| T387 | 
0 | 
10 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
548 | 
0 | 
0 | 
0 | 
| T426 | 
795 | 
0 | 
0 | 
0 | 
| T427 | 
2879 | 
0 | 
0 | 
0 | 
| T428 | 
1538 | 
0 | 
0 | 
0 | 
| T429 | 
2355 | 
0 | 
0 | 
0 | 
| T430 | 
745 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
197 | 
0 | 
0 | 
| T38 | 
34973 | 
0 | 
0 | 
0 | 
| T58 | 
27851 | 
1 | 
0 | 
0 | 
| T98 | 
170347 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
18240 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
8 | 
0 | 
0 | 
| T387 | 
0 | 
10 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
39110 | 
0 | 
0 | 
0 | 
| T426 | 
57858 | 
0 | 
0 | 
0 | 
| T427 | 
324183 | 
0 | 
0 | 
0 | 
| T428 | 
156355 | 
0 | 
0 | 
0 | 
| T429 | 
244519 | 
0 | 
0 | 
0 | 
| T430 | 
59455 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T58,T148,T149 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T58,T148,T149 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T58,T148,T149 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
197 | 
0 | 
0 | 
| T38 | 
34973 | 
0 | 
0 | 
0 | 
| T58 | 
27851 | 
1 | 
0 | 
0 | 
| T98 | 
170347 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
18240 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
8 | 
0 | 
0 | 
| T387 | 
0 | 
10 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
39110 | 
0 | 
0 | 
0 | 
| T426 | 
57858 | 
0 | 
0 | 
0 | 
| T427 | 
324183 | 
0 | 
0 | 
0 | 
| T428 | 
156355 | 
0 | 
0 | 
0 | 
| T429 | 
244519 | 
0 | 
0 | 
0 | 
| T430 | 
59455 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
197 | 
0 | 
0 | 
| T38 | 
489 | 
0 | 
0 | 
0 | 
| T58 | 
443 | 
1 | 
0 | 
0 | 
| T98 | 
5029 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T363 | 
449 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
8 | 
0 | 
0 | 
| T387 | 
0 | 
10 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T425 | 
548 | 
0 | 
0 | 
0 | 
| T426 | 
795 | 
0 | 
0 | 
0 | 
| T427 | 
2879 | 
0 | 
0 | 
0 | 
| T428 | 
1538 | 
0 | 
0 | 
0 | 
| T429 | 
2355 | 
0 | 
0 | 
0 | 
| T430 | 
745 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T19,T109,T110 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T19,T109,T110 | 
| 1 | 1 | Covered | T17,T19,T71 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
257 | 
0 | 
0 | 
| T17 | 
1317 | 
1 | 
0 | 
0 | 
| T19 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T98 | 
0 | 
1 | 
0 | 
0 | 
| T109 | 
0 | 
2 | 
0 | 
0 | 
| T110 | 
0 | 
2 | 
0 | 
0 | 
| T115 | 
4725 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
8499 | 
0 | 
0 | 
0 | 
| T243 | 
865 | 
0 | 
0 | 
0 | 
| T269 | 
1461 | 
0 | 
0 | 
0 | 
| T270 | 
792 | 
0 | 
0 | 
0 | 
| T271 | 
938 | 
0 | 
0 | 
0 | 
| T272 | 
602 | 
0 | 
0 | 
0 | 
| T273 | 
2990 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
1 | 
0 | 
0 | 
| T431 | 
0 | 
1 | 
0 | 
0 | 
| T432 | 
0 | 
1 | 
0 | 
0 | 
| T433 | 
532 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
258 | 
0 | 
0 | 
| T17 | 
51600 | 
1 | 
0 | 
0 | 
| T19 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T98 | 
0 | 
1 | 
0 | 
0 | 
| T109 | 
0 | 
2 | 
0 | 
0 | 
| T110 | 
0 | 
2 | 
0 | 
0 | 
| T115 | 
548868 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
957080 | 
0 | 
0 | 
0 | 
| T243 | 
49310 | 
0 | 
0 | 
0 | 
| T269 | 
148353 | 
0 | 
0 | 
0 | 
| T270 | 
56029 | 
0 | 
0 | 
0 | 
| T271 | 
57320 | 
0 | 
0 | 
0 | 
| T272 | 
36132 | 
0 | 
0 | 
0 | 
| T273 | 
326886 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
1 | 
0 | 
0 | 
| T431 | 
0 | 
1 | 
0 | 
0 | 
| T432 | 
0 | 
1 | 
0 | 
0 | 
| T433 | 
28823 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T17,T19,T71 | 
| 1 | 1 | Covered | T19,T109,T110 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T19,T71 | 
| 1 | 0 | Covered | T19,T109,T110 | 
| 1 | 1 | Covered | T17,T19,T71 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
257 | 
0 | 
0 | 
| T17 | 
51600 | 
1 | 
0 | 
0 | 
| T19 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T98 | 
0 | 
1 | 
0 | 
0 | 
| T109 | 
0 | 
2 | 
0 | 
0 | 
| T110 | 
0 | 
2 | 
0 | 
0 | 
| T115 | 
548868 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
957080 | 
0 | 
0 | 
0 | 
| T243 | 
49310 | 
0 | 
0 | 
0 | 
| T269 | 
148353 | 
0 | 
0 | 
0 | 
| T270 | 
56029 | 
0 | 
0 | 
0 | 
| T271 | 
57320 | 
0 | 
0 | 
0 | 
| T272 | 
36132 | 
0 | 
0 | 
0 | 
| T273 | 
326886 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
1 | 
0 | 
0 | 
| T431 | 
0 | 
1 | 
0 | 
0 | 
| T432 | 
0 | 
1 | 
0 | 
0 | 
| T433 | 
28823 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
257 | 
0 | 
0 | 
| T17 | 
1317 | 
1 | 
0 | 
0 | 
| T19 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T98 | 
0 | 
1 | 
0 | 
0 | 
| T109 | 
0 | 
2 | 
0 | 
0 | 
| T110 | 
0 | 
2 | 
0 | 
0 | 
| T115 | 
4725 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T185 | 
8499 | 
0 | 
0 | 
0 | 
| T243 | 
865 | 
0 | 
0 | 
0 | 
| T269 | 
1461 | 
0 | 
0 | 
0 | 
| T270 | 
792 | 
0 | 
0 | 
0 | 
| T271 | 
938 | 
0 | 
0 | 
0 | 
| T272 | 
602 | 
0 | 
0 | 
0 | 
| T273 | 
2990 | 
0 | 
0 | 
0 | 
| T416 | 
0 | 
1 | 
0 | 
0 | 
| T431 | 
0 | 
1 | 
0 | 
0 | 
| T432 | 
0 | 
1 | 
0 | 
0 | 
| T433 | 
532 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T387,T388 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T387,T388 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
249 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
1 | 
0 | 
0 | 
| T387 | 
5626 | 
11 | 
0 | 
0 | 
| T388 | 
5208 | 
9 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
249 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
1 | 
0 | 
0 | 
| T387 | 
638437 | 
11 | 
0 | 
0 | 
| T388 | 
586371 | 
9 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T387,T388 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T387,T388 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
249 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
1 | 
0 | 
0 | 
| T387 | 
638437 | 
11 | 
0 | 
0 | 
| T388 | 
586371 | 
9 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
249 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
1 | 
0 | 
0 | 
| T387 | 
5626 | 
11 | 
0 | 
0 | 
| T388 | 
5208 | 
9 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
216 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
3 | 
0 | 
0 | 
| T387 | 
5626 | 
20 | 
0 | 
0 | 
| T388 | 
5208 | 
4 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
216 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
3 | 
0 | 
0 | 
| T387 | 
638437 | 
20 | 
0 | 
0 | 
| T388 | 
586371 | 
4 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
216 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
3 | 
0 | 
0 | 
| T387 | 
638437 | 
20 | 
0 | 
0 | 
| T388 | 
586371 | 
4 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
216 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
3 | 
0 | 
0 | 
| T387 | 
5626 | 
20 | 
0 | 
0 | 
| T388 | 
5208 | 
4 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
244 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
8 | 
0 | 
0 | 
| T387 | 
5626 | 
8 | 
0 | 
0 | 
| T388 | 
5208 | 
10 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
244 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
8 | 
0 | 
0 | 
| T387 | 
638437 | 
8 | 
0 | 
0 | 
| T388 | 
586371 | 
10 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
244 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
8 | 
0 | 
0 | 
| T387 | 
638437 | 
8 | 
0 | 
0 | 
| T388 | 
586371 | 
10 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
244 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
8 | 
0 | 
0 | 
| T387 | 
5626 | 
8 | 
0 | 
0 | 
| T388 | 
5208 | 
10 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T106,T107,T108 | 
| 1 | 0 | Covered | T106,T107,T108 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T106,T107,T108 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T106,T107,T108 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
245 | 
0 | 
0 | 
| T83 | 
1001 | 
0 | 
0 | 
0 | 
| T107 | 
680 | 
1 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T227 | 
971 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
9 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
0 | 
1 | 
0 | 
0 | 
| T419 | 
0 | 
1 | 
0 | 
0 | 
| T698 | 
565 | 
0 | 
0 | 
0 | 
| T699 | 
1314 | 
0 | 
0 | 
0 | 
| T700 | 
981 | 
0 | 
0 | 
0 | 
| T701 | 
2988 | 
0 | 
0 | 
0 | 
| T702 | 
948 | 
0 | 
0 | 
0 | 
| T703 | 
2201 | 
0 | 
0 | 
0 | 
| T704 | 
1025 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
247 | 
0 | 
0 | 
| T37 | 
29844 | 
0 | 
0 | 
0 | 
| T106 | 
42784 | 
1 | 
0 | 
0 | 
| T107 | 
0 | 
1 | 
0 | 
0 | 
| T108 | 
0 | 
1 | 
0 | 
0 | 
| T128 | 
47278 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T176 | 
87170 | 
0 | 
0 | 
0 | 
| T225 | 
110123 | 
0 | 
0 | 
0 | 
| T290 | 
51632 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
9 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
35772 | 
0 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T439 | 
25654 | 
0 | 
0 | 
0 | 
| T440 | 
11384 | 
0 | 
0 | 
0 | 
| T441 | 
19783 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T106,T107,T108 | 
| 1 | 0 | Covered | T107,T148,T149 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T106,T107,T108 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T106,T107,T108 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
247 | 
0 | 
0 | 
| T37 | 
29844 | 
0 | 
0 | 
0 | 
| T106 | 
42784 | 
1 | 
0 | 
0 | 
| T107 | 
0 | 
1 | 
0 | 
0 | 
| T108 | 
0 | 
1 | 
0 | 
0 | 
| T128 | 
47278 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T176 | 
87170 | 
0 | 
0 | 
0 | 
| T225 | 
110123 | 
0 | 
0 | 
0 | 
| T290 | 
51632 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
9 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
35772 | 
0 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T439 | 
25654 | 
0 | 
0 | 
0 | 
| T440 | 
11384 | 
0 | 
0 | 
0 | 
| T441 | 
19783 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
247 | 
0 | 
0 | 
| T37 | 
461 | 
0 | 
0 | 
0 | 
| T106 | 
662 | 
1 | 
0 | 
0 | 
| T107 | 
0 | 
1 | 
0 | 
0 | 
| T108 | 
0 | 
1 | 
0 | 
0 | 
| T128 | 
548 | 
0 | 
0 | 
0 | 
| T148 | 
0 | 
1 | 
0 | 
0 | 
| T149 | 
0 | 
2 | 
0 | 
0 | 
| T150 | 
0 | 
2 | 
0 | 
0 | 
| T176 | 
2235 | 
0 | 
0 | 
0 | 
| T225 | 
1458 | 
0 | 
0 | 
0 | 
| T290 | 
910 | 
0 | 
0 | 
0 | 
| T386 | 
0 | 
5 | 
0 | 
0 | 
| T387 | 
0 | 
9 | 
0 | 
0 | 
| T389 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
628 | 
0 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T439 | 
451 | 
0 | 
0 | 
0 | 
| T440 | 
263 | 
0 | 
0 | 
0 | 
| T441 | 
433 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
213 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
6 | 
0 | 
0 | 
| T387 | 
5626 | 
7 | 
0 | 
0 | 
| T388 | 
5208 | 
9 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
213 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
6 | 
0 | 
0 | 
| T387 | 
638437 | 
7 | 
0 | 
0 | 
| T388 | 
586371 | 
9 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T148,T149,T150 | 
| 1 | 1 | Covered | T150,T386,T387 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T148,T149,T150 | 
| 1 | 0 | Covered | T150,T386,T387 | 
| 1 | 1 | Covered | T148,T149,T150 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156586239 | 
213 | 
0 | 
0 | 
| T148 | 
52528 | 
1 | 
0 | 
0 | 
| T149 | 
112814 | 
2 | 
0 | 
0 | 
| T150 | 
174544 | 
2 | 
0 | 
0 | 
| T386 | 
331457 | 
6 | 
0 | 
0 | 
| T387 | 
638437 | 
7 | 
0 | 
0 | 
| T388 | 
586371 | 
9 | 
0 | 
0 | 
| T389 | 
118388 | 
2 | 
0 | 
0 | 
| T417 | 
133435 | 
2 | 
0 | 
0 | 
| T418 | 
995471 | 
1 | 
0 | 
0 | 
| T419 | 
39658 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1897879 | 
213 | 
0 | 
0 | 
| T148 | 
721 | 
1 | 
0 | 
0 | 
| T149 | 
1891 | 
2 | 
0 | 
0 | 
| T150 | 
14838 | 
2 | 
0 | 
0 | 
| T386 | 
3090 | 
6 | 
0 | 
0 | 
| T387 | 
5626 | 
7 | 
0 | 
0 | 
| T388 | 
5208 | 
9 | 
0 | 
0 | 
| T389 | 
2161 | 
2 | 
0 | 
0 | 
| T417 | 
2070 | 
2 | 
0 | 
0 | 
| T418 | 
8596 | 
1 | 
0 | 
0 | 
| T419 | 
566 | 
1 | 
0 | 
0 |