Line Coverage for Module : 
prim_edn_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 | 
| ALWAYS | 143 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| ALWAYS | 163 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 54 | 
1 | 
1 | 
| 139 | 
1 | 
1 | 
| 143 | 
1 | 
1 | 
| 144 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 149 | 
1 | 
1 | 
| 163 | 
 | 
unreachable | 
| 164 | 
 | 
unreachable | 
| 165 | 
 | 
unreachable | 
| 166 | 
 | 
unreachable | 
| 167 | 
 | 
unreachable | 
| 168 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_edn_req
 | Total | Covered | Percent | 
| Conditions | 13 | 11 | 84.62 | 
| Logical | 13 | 11 | 84.62 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       54
 EXPRESSION (req_i & ((~ack_o)))
             --1--   -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
             --------1-------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (req_i && ack_o)
                 --1--    --2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
                 ----1---
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (fips_q & word_fips)
                 ---1--   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T103,T261,T128 | 
Branch Coverage for Module : 
prim_edn_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
5 | 
5 | 
100.00 | 
| TERNARY | 
139 | 
3 | 
3 | 
100.00 | 
| IF | 
143 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	139	((req_i && ack_o)) ? 
-2-:	139	(word_ack) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	143	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_edn_req
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
528911906 | 
101387994 | 
0 | 
0 | 
| T6 | 
145254 | 
0 | 
0 | 
0 | 
| T10 | 
464059 | 
0 | 
0 | 
0 | 
| T16 | 
998027 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
935871 | 
0 | 
0 | 
| T41 | 
0 | 
711671 | 
0 | 
0 | 
| T44 | 
236862 | 
207201 | 
0 | 
0 | 
| T45 | 
0 | 
772802 | 
0 | 
0 | 
| T93 | 
0 | 
102039 | 
0 | 
0 | 
| T94 | 
0 | 
104136 | 
0 | 
0 | 
| T103 | 
0 | 
96320 | 
0 | 
0 | 
| T104 | 
0 | 
773158 | 
0 | 
0 | 
| T118 | 
170379 | 
0 | 
0 | 
0 | 
| T119 | 
200393 | 
0 | 
0 | 
0 | 
| T261 | 
0 | 
620633 | 
0 | 
0 | 
| T288 | 
0 | 
83358 | 
0 | 
0 | 
| T333 | 
140908 | 
0 | 
0 | 
0 | 
| T359 | 
241985 | 
0 | 
0 | 
0 | 
| T375 | 
263703 | 
0 | 
0 | 
0 | 
| T379 | 
77546 | 
0 | 
0 | 
0 | 
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
529562655 | 
4359 | 
0 | 
0 | 
| T1 | 
169897 | 
2 | 
0 | 
0 | 
| T2 | 
532660 | 
10 | 
0 | 
0 | 
| T3 | 
397705 | 
1 | 
0 | 
0 | 
| T4 | 
195678 | 
2 | 
0 | 
0 | 
| T5 | 
278631 | 
4 | 
0 | 
0 | 
| T20 | 
179152 | 
2 | 
0 | 
0 | 
| T43 | 
861295 | 
1 | 
0 | 
0 | 
| T84 | 
73178 | 
1 | 
0 | 
0 | 
| T85 | 
81127 | 
1 | 
0 | 
0 | 
| T86 | 
227567 | 
4 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 | 
| ALWAYS | 143 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| ALWAYS | 163 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 54 | 
1 | 
1 | 
| 139 | 
1 | 
1 | 
| 143 | 
1 | 
1 | 
| 144 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 149 | 
1 | 
1 | 
| 163 | 
 | 
unreachable | 
| 164 | 
 | 
unreachable | 
| 165 | 
 | 
unreachable | 
| 166 | 
 | 
unreachable | 
| 167 | 
 | 
unreachable | 
| 168 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Total | Covered | Percent | 
| Conditions | 13 | 11 | 84.62 | 
| Logical | 13 | 11 | 84.62 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       54
 EXPRESSION (req_i & ((~ack_o)))
             --1--   -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
             --------1-------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (req_i && ack_o)
                 --1--    --2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
                 ----1---
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (fips_q & word_fips)
                 ---1--   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T103,T261,T128 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
5 | 
5 | 
100.00 | 
| TERNARY | 
139 | 
3 | 
3 | 
100.00 | 
| IF | 
143 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	139	((req_i && ack_o)) ? 
-2-:	139	(word_ack) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	143	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
528911906 | 
101387994 | 
0 | 
0 | 
| T6 | 
145254 | 
0 | 
0 | 
0 | 
| T10 | 
464059 | 
0 | 
0 | 
0 | 
| T16 | 
998027 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
935871 | 
0 | 
0 | 
| T41 | 
0 | 
711671 | 
0 | 
0 | 
| T44 | 
236862 | 
207201 | 
0 | 
0 | 
| T45 | 
0 | 
772802 | 
0 | 
0 | 
| T93 | 
0 | 
102039 | 
0 | 
0 | 
| T94 | 
0 | 
104136 | 
0 | 
0 | 
| T103 | 
0 | 
96320 | 
0 | 
0 | 
| T104 | 
0 | 
773158 | 
0 | 
0 | 
| T118 | 
170379 | 
0 | 
0 | 
0 | 
| T119 | 
200393 | 
0 | 
0 | 
0 | 
| T261 | 
0 | 
620633 | 
0 | 
0 | 
| T288 | 
0 | 
83358 | 
0 | 
0 | 
| T333 | 
140908 | 
0 | 
0 | 
0 | 
| T359 | 
241985 | 
0 | 
0 | 
0 | 
| T375 | 
263703 | 
0 | 
0 | 
0 | 
| T379 | 
77546 | 
0 | 
0 | 
0 | 
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
529562655 | 
4359 | 
0 | 
0 | 
| T1 | 
169897 | 
2 | 
0 | 
0 | 
| T2 | 
532660 | 
10 | 
0 | 
0 | 
| T3 | 
397705 | 
1 | 
0 | 
0 | 
| T4 | 
195678 | 
2 | 
0 | 
0 | 
| T5 | 
278631 | 
4 | 
0 | 
0 | 
| T20 | 
179152 | 
2 | 
0 | 
0 | 
| T43 | 
861295 | 
1 | 
0 | 
0 | 
| T84 | 
73178 | 
1 | 
0 | 
0 | 
| T85 | 
81127 | 
1 | 
0 | 
0 | 
| T86 | 
227567 | 
4 | 
0 | 
0 |