Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.27 94.12 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1059125310 4391 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1059125310 4391 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1059125310 4391 0 0
T1 169897 2 0 0
T2 532660 10 0 0
T3 397705 1 0 0
T4 195678 2 0 0
T5 278631 4 0 0
T18 600023 0 0 0
T19 564867 0 0 0
T20 179152 2 0 0
T24 84618 0 0 0
T43 861295 1 0 0
T84 73178 1 0 0
T85 81127 1 0 0
T86 227567 4 0 0
T182 61913 3 0 0
T183 0 8 0 0
T184 0 8 0 0
T298 0 3 0 0
T299 0 8 0 0
T300 0 2 0 0
T301 940063 0 0 0
T302 110618 0 0 0
T303 266278 0 0 0
T304 85019 0 0 0
T305 148035 0 0 0
T306 208987 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1059125310 4391 0 0
T1 169897 2 0 0
T2 532660 10 0 0
T3 397705 1 0 0
T4 195678 2 0 0
T5 278631 4 0 0
T18 600023 0 0 0
T19 564867 0 0 0
T20 179152 2 0 0
T24 84618 0 0 0
T43 861295 1 0 0
T84 73178 1 0 0
T85 81127 1 0 0
T86 227567 4 0 0
T182 61913 3 0 0
T183 0 8 0 0
T184 0 8 0 0
T298 0 3 0 0
T299 0 8 0 0
T300 0 2 0 0
T301 940063 0 0 0
T302 110618 0 0 0
T303 266278 0 0 0
T304 85019 0 0 0
T305 148035 0 0 0
T306 208987 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529562655 32 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529562655 32 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529562655 32 0 0
T18 600023 0 0 0
T19 564867 0 0 0
T24 84618 0 0 0
T182 61913 3 0 0
T183 0 8 0 0
T184 0 8 0 0
T298 0 3 0 0
T299 0 8 0 0
T300 0 2 0 0
T301 940063 0 0 0
T302 110618 0 0 0
T303 266278 0 0 0
T304 85019 0 0 0
T305 148035 0 0 0
T306 208987 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529562655 32 0 0
T18 600023 0 0 0
T19 564867 0 0 0
T24 84618 0 0 0
T182 61913 3 0 0
T183 0 8 0 0
T184 0 8 0 0
T298 0 3 0 0
T299 0 8 0 0
T300 0 2 0 0
T301 940063 0 0 0
T302 110618 0 0 0
T303 266278 0 0 0
T304 85019 0 0 0
T305 148035 0 0 0
T306 208987 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529562655 4359 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529562655 4359 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529562655 4359 0 0
T1 169897 2 0 0
T2 532660 10 0 0
T3 397705 1 0 0
T4 195678 2 0 0
T5 278631 4 0 0
T20 179152 2 0 0
T43 861295 1 0 0
T84 73178 1 0 0
T85 81127 1 0 0
T86 227567 4 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529562655 4359 0 0
T1 169897 2 0 0
T2 532660 10 0 0
T3 397705 1 0 0
T4 195678 2 0 0
T5 278631 4 0 0
T20 179152 2 0 0
T43 861295 1 0 0
T84 73178 1 0 0
T85 81127 1 0 0
T86 227567 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%