Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_lc.prim_clock_buf_tck.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
prim_clock_buf_tck


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_rv.prim_clock_buf_tck.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
prim_clock_buf_tck


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_dft.prim_clock_buf_tck.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
prim_clock_buf_tck


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_buf
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T36 T29 T61  21 1/1 assign clk_o = ~inv; Tests: T36 T29 T61 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_lc.prim_clock_buf_tck.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T36 T29 T61  21 1/1 assign clk_o = ~inv; Tests: T36 T29 T61 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_rv.prim_clock_buf_tck.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T34 T91 T92  21 1/1 assign clk_o = ~inv; Tests: T34 T91 T92 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_pinmux_jtag_buf_dft.prim_clock_buf_tck.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL22100.00
CONT_ASSIGN2011100.00
CONT_ASSIGN2111100.00

19 logic inv; 20 1/1 assign inv = ~clk_i; Tests: T88 T89 T94  21 1/1 assign clk_o = ~inv; Tests: T88 T89 T94 
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%