SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | dut![]() |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T27,T54 | Yes | T13,T27,T54 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T88,T100,T139 | Yes | T88,T100,T139 | OUTPUT |
alert_o | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T54,T88 | Yes | T27,T54,T88 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T27,T54 | Yes | T13,T27,T54 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T57,T149,T101 | Yes | T57,T149,T101 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T54,T149 | Yes | T42,T54,T149 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T89,T101 | Yes | T13,T89,T101 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T51,T89 | Yes | T27,T51,T89 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T89,T149 | Yes | T27,T89,T149 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T89,T149 | Yes | T51,T89,T149 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T42,T57 | Yes | T13,T42,T57 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T89,T97 | Yes | T51,T89,T97 | OUTPUT |
alert_o | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T42,T89 | Yes | T51,T42,T89 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T54,T88,T99 | Yes | T54,T88,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T57,T139 | Yes | T13,T57,T139 | OUTPUT |
alert_o | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T89,T101,T139 | Yes | T89,T101,T139 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T42,T99 | Yes | T51,T42,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T149,T97 | Yes | T51,T149,T97 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T57,T61 | Yes | T13,T57,T61 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T57,T89 | Yes | T51,T57,T89 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T42,T54 | Yes | T13,T42,T54 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T32 | Yes | T2,T11,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T32 | Yes | T2,T11,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T32 | Yes | T2,T11,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T88,T89 | Yes | T51,T88,T89 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T57,T89,T139 | Yes | T57,T89,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T54,T88,T82 | Yes | T54,T88,T82 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T264,T139 | Yes | T51,T264,T139 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T149,T264 | Yes | T51,T149,T264 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T88,T89,T59 | Yes | T88,T89,T59 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T51,T42 | Yes | T27,T51,T42 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T54,T99 | Yes | T13,T54,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T57,T97,T101 | Yes | T57,T97,T101 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T88,T89,T139 | Yes | T88,T89,T139 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T89,T149 | Yes | T42,T89,T149 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T54,T57 | Yes | T42,T54,T57 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T14 | Yes | T2,T11,T14 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T14 | Yes | T2,T11,T14 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T14 | Yes | T2,T11,T14 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T99,T100,T139 | Yes | T99,T100,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T89,T139 | Yes | T42,T89,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T89,T100,T101 | Yes | T89,T100,T101 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T57,T99 | Yes | T51,T57,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T54,T82 | Yes | T51,T54,T82 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T149,T264 | Yes | T42,T149,T264 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T54,T57 | Yes | T42,T54,T57 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T89,T99,T264 | Yes | T89,T99,T264 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T265,T38 | Yes | T51,T265,T38 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T57,T264 | Yes | T51,T57,T264 | OUTPUT |
alert_o | Yes | Yes | T11,T32,T14 | Yes | T11,T32,T14 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T32,T14 | Yes | T11,T32,T14 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T32,T14 | Yes | T11,T32,T14 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T149,T101 | Yes | T27,T149,T101 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T57,T89 | Yes | T13,T57,T89 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T88,T101,T139 | Yes | T88,T101,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T51,T42 | Yes | T13,T51,T42 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T57,T99 | Yes | T42,T57,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T97,T99,T266 | Yes | T97,T99,T266 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T99,T139,T82 | Yes | T99,T139,T82 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T54,T266,T61 | Yes | T54,T266,T61 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T51,T99 | Yes | T27,T51,T99 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T54,T57,T89 | Yes | T54,T57,T89 | OUTPUT |
alert_o | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T11,T12,T32 | Yes | T11,T12,T32 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T89,T100,T139 | Yes | T89,T100,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T89,T100,T139 | Yes | T89,T100,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T88,T89,T139 | Yes | T88,T89,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T11 | Yes | T2,T3,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T99,T139 | Yes | T51,T99,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T51,T42,T97 | Yes | T51,T42,T97 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T51,T57 | Yes | T27,T51,T57 | OUTPUT |
alert_o | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T11,T12 | Yes | T1,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T27,T57 | Yes | T13,T27,T57 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T57,T89,T101 | Yes | T57,T89,T101 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T149,T99,T101 | Yes | T149,T99,T101 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T11 | Yes | T1,T2,T11 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T13,T100,T139 | Yes | T13,T100,T139 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T42,T59,T82 | Yes | T42,T59,T82 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T27,T51,T88 | Yes | T27,T51,T88 | OUTPUT |
alert_o | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T11,T12 | Yes | T2,T11,T12 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T4,T6,T42 | Yes | T1,T4,T11 | INPUT |
ping_req_i | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | INPUT |
ping_ok_o | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
integ_fail_o | Yes | Yes | T57,T88,T101 | Yes | T57,T88,T101 | OUTPUT |
alert_o | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T7,T8 | Yes | T5,T7,T8 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T3,T11,T12 | Yes | T3,T11,T12 | INPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |