Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_clk_status
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_main_status 0.00 0.00 0.00
tb.dut.u_io_status 0.00 0.00 0.00
tb.dut.u_usb_status 0.00 0.00 0.00



Module Instance : tb.dut.u_main_status

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
21.89 0.00 0.00 87.58 0.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_en_sync 0.00 0.00 0.00



Module Instance : tb.dut.u_io_status

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
21.89 0.00 0.00 87.58 0.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_en_sync 0.00 0.00 0.00



Module Instance : tb.dut.u_usb_status

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
21.89 0.00 0.00 87.58 0.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_en_sync 0.00 0.00 0.00

Line Coverage for Module : clkmgr_clk_status
Line No.TotalCoveredPercent
TOTAL1300.00
CONT_ASSIGN33100.00
CONT_ASSIGN36100.00
ALWAYS39500.00
ALWAYS49600.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 0 1
36 0 1
39 0 1
40 0 1
41 0 1
43 0 1
44 0 1
49 0 1
50 0 1
51 0 1
52 0 1
53 0 1
54 0 1
==> MISSING_ELSE


Branch Coverage for Module : clkmgr_clk_status
Line No.TotalCoveredPercent
Branches 6 0 0.00
IF 39 2 0 0.00
IF 49 4 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 39 if ((!rst_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 49 if ((!rst_ni)) -2-: 51 if ((&en_q)) -3-: 53 if ((&dis_q))

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Not Covered

Line Coverage for Instance : tb.dut.u_main_status
Line No.TotalCoveredPercent
TOTAL1300.00
CONT_ASSIGN33100.00
CONT_ASSIGN36100.00
ALWAYS39500.00
ALWAYS49600.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 0 1
36 0 1
39 0 1
40 0 1
41 0 1
43 0 1
44 0 1
49 0 1
50 0 1
51 0 1
52 0 1
53 0 1
54 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_main_status
Line No.TotalCoveredPercent
Branches 6 0 0.00
IF 39 2 0 0.00
IF 49 4 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 39 if ((!rst_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 49 if ((!rst_ni)) -2-: 51 if ((&en_q)) -3-: 53 if ((&dis_q))

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Not Covered

Line Coverage for Instance : tb.dut.u_io_status
Line No.TotalCoveredPercent
TOTAL1300.00
CONT_ASSIGN33100.00
CONT_ASSIGN36100.00
ALWAYS39500.00
ALWAYS49600.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 0 1
36 0 1
39 0 1
40 0 1
41 0 1
43 0 1
44 0 1
49 0 1
50 0 1
51 0 1
52 0 1
53 0 1
54 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_io_status
Line No.TotalCoveredPercent
Branches 6 0 0.00
IF 39 2 0 0.00
IF 49 4 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 39 if ((!rst_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 49 if ((!rst_ni)) -2-: 51 if ((&en_q)) -3-: 53 if ((&dis_q))

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Not Covered

Line Coverage for Instance : tb.dut.u_usb_status
Line No.TotalCoveredPercent
TOTAL1300.00
CONT_ASSIGN33100.00
CONT_ASSIGN36100.00
ALWAYS39500.00
ALWAYS49600.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 0 1
36 0 1
39 0 1
40 0 1
41 0 1
43 0 1
44 0 1
49 0 1
50 0 1
51 0 1
52 0 1
53 0 1
54 0 1
==> MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_usb_status
Line No.TotalCoveredPercent
Branches 6 0 0.00
IF 39 2 0 0.00
IF 49 4 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv' or '../src/lowrisc_opentitan_top_earlgrey_clkmgr_0.1/rtl/clkmgr_clk_status.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 39 if ((!rst_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 49 if ((!rst_ni)) -2-: 51 if ((&en_q)) -3-: 53 if ((&dis_q))

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Not Covered

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%