Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=8,AsyncOn=0,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        8/8              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=3,AsyncOn=0,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        3/3              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_mubi4_sync ( parameter NumCopies=4,AsyncOn=0,StabilityCheck=0,ResetValue=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 5 | 5 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        4/4              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Module : 
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
4228 | 
4228 | 
0 | 
0 | 
| T1 | 
4 | 
4 | 
0 | 
0 | 
| T2 | 
4 | 
4 | 
0 | 
0 | 
| T3 | 
4 | 
4 | 
0 | 
0 | 
| T4 | 
4 | 
4 | 
0 | 
0 | 
| T7 | 
4 | 
4 | 
0 | 
0 | 
| T12 | 
4 | 
4 | 
0 | 
0 | 
| T17 | 
4 | 
4 | 
0 | 
0 | 
| T18 | 
4 | 
4 | 
0 | 
0 | 
| T19 | 
4 | 
4 | 
0 | 
0 | 
| T20 | 
4 | 
4 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1553023064 | 
1549662564 | 
0 | 
0 | 
| T1 | 
15624 | 
15412 | 
0 | 
0 | 
| T2 | 
43392 | 
43112 | 
0 | 
0 | 
| T3 | 
4896 | 
4668 | 
0 | 
0 | 
| T4 | 
3560 | 
3360 | 
0 | 
0 | 
| T7 | 
3888 | 
3688 | 
0 | 
0 | 
| T12 | 
8008 | 
7776 | 
0 | 
0 | 
| T17 | 
6176 | 
5956 | 
0 | 
0 | 
| T18 | 
7800 | 
7464 | 
0 | 
0 | 
| T19 | 
9212 | 
8844 | 
0 | 
0 | 
| T20 | 
5892 | 
5352 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1553023064 | 
1549662564 | 
0 | 
0 | 
| T1 | 
15624 | 
15412 | 
0 | 
0 | 
| T2 | 
43392 | 
43112 | 
0 | 
0 | 
| T3 | 
4896 | 
4668 | 
0 | 
0 | 
| T4 | 
3560 | 
3360 | 
0 | 
0 | 
| T7 | 
3888 | 
3688 | 
0 | 
0 | 
| T12 | 
8008 | 
7776 | 
0 | 
0 | 
| T17 | 
6176 | 
5956 | 
0 | 
0 | 
| T18 | 
7800 | 
7464 | 
0 | 
0 | 
| T19 | 
9212 | 
8844 | 
0 | 
0 | 
| T20 | 
5892 | 
5352 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_disable_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        8/8              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_disable_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1057 | 
1057 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_disable_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        3/3              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_eflash.u_disable_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1057 | 
1057 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_disable_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 5 | 5 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        4/4              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_disable_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1057 | 
1057 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_disable_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 5 | 5 | 100.00 | 
| ALWAYS | 145 | 0 | 0 |  | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 | 
144                         always_ff @(posedge clk_i or negedge rst_ni) begin
145        unreachable        if (!rst_ni) begin
146        unreachable           unused_logic <= MuBi4False;
147                           end else begin
148        unreachable           unused_logic <= mubi_i;
149                           end
150                         end
151                     
152                         //VCS coverage on
153                         // pragma coverage on
154                     
155        1/1              assign mubi = MuBi4Width'(mubi_i);
           Tests:       T1 T2 T3 
156                     
157                         `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}})
158                       end
159                     
160                       for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
161                         logic [MuBi4Width-1:0] mubi_out;
162                         for (genvar k = 0; k < MuBi4Width; k++) begin : gen_bits
163                           prim_buf u_prim_buf (
164                             .in_i(mubi[k]),
165                             .out_o(mubi_out[k])
166                           );
167                         end
168        4/4              assign mubi_o[j] = mubi4_t'(mubi_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_disable_buf
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1057 | 
1057 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T12 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
| T19 | 
1 | 
1 | 
0 | 
0 | 
| T20 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
388255766 | 
387415641 | 
0 | 
0 | 
| T1 | 
3906 | 
3853 | 
0 | 
0 | 
| T2 | 
10848 | 
10778 | 
0 | 
0 | 
| T3 | 
1224 | 
1167 | 
0 | 
0 | 
| T4 | 
890 | 
840 | 
0 | 
0 | 
| T7 | 
972 | 
922 | 
0 | 
0 | 
| T12 | 
2002 | 
1944 | 
0 | 
0 | 
| T17 | 
1544 | 
1489 | 
0 | 
0 | 
| T18 | 
1950 | 
1866 | 
0 | 
0 | 
| T19 | 
2303 | 
2211 | 
0 | 
0 | 
| T20 | 
1473 | 
1338 | 
0 | 
0 |