Line Coverage for Module : 
flash_ctrl_lcmgr
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 242 | 240 | 99.17 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| ALWAYS | 152 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 170 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 171 | 1 | 1 | 100.00 | 
| ALWAYS | 174 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 185 | 1 | 1 | 100.00 | 
| ALWAYS | 227 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 247 | 1 | 1 | 100.00 | 
| ALWAYS | 251 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 261 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 262 | 1 | 1 | 100.00 | 
| ALWAYS | 264 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 278 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| ALWAYS | 359 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 380 | 1 | 1 | 100.00 | 
| ALWAYS | 386 | 85 | 84 | 98.82 | 
| CONT_ASSIGN | 607 | 1 | 1 | 100.00 | 
| ALWAYS | 613 | 3 | 3 | 100.00 | 
| ALWAYS | 673 | 7 | 7 | 100.00 | 
| ALWAYS | 688 | 10 | 10 | 100.00 | 
| ALWAYS | 705 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 714 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 715 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 737 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 741 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 742 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 754 | 1 | 1 | 100.00 | 
| ALWAYS | 761 | 66 | 65 | 98.48 | 
| CONT_ASSIGN | 891 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 892 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 893 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 894 | 0 | 0 |  | 
| CONT_ASSIGN | 895 | 0 | 0 |  | 
| CONT_ASSIGN | 896 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 897 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 898 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 900 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 902 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 905 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 906 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 908 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 909 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 911 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 914 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 918 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 921 | 1 | 1 | 100.00 | 
| ALWAYS | 932 | 0 | 0 |  | 
| CONT_ASSIGN | 939 | 1 | 1 | 100.00 | 
Click here to see the source line report.
Cond Coverage for Module : 
flash_ctrl_lcmgr
 | Total | Covered | Percent | 
| Conditions | 96 | 89 | 92.71 | 
| Logical | 96 | 89 | 92.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       170
 EXPRESSION (phase == PhaseSeed)
            ----------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       171
 EXPRESSION (phase == PhaseRma)
            ---------1---------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T105,T82 | 
 LINE       185
 EXPRESSION (seed_err_q | seed_err_d)
             -----1----   -----2----
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T123,T84,T174 | 
| 1 | 0 | Not Covered |  | 
 LINE       231
 EXPRESSION (addr_cnt_err_q | addr_cnt_err_d)
             -------1------   -------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T14,T15 | 
| 1 | 0 | Covered | T13,T14,T15 | 
 LINE       232
 EXPRESSION (seed_cnt_err_q | seed_cnt_err_d)
             -------1------   -------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T14,T15 | 
| 1 | 0 | Covered | T13,T14,T15 | 
 LINE       247
 EXPRESSION (data_invalid_q | (rvalid_i & ((~data_intg_ok))))
             -------1------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T133,T175,T176 | 
| 1 | 0 | Covered | T133,T175,T176 | 
 LINE       247
 SUB-EXPRESSION (rvalid_i & ((~data_intg_ok)))
                 ----1---   --------2--------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T133,T175,T176 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T133,T175,T176 | 
 LINE       266
 EXPRESSION (seed_phase && validate_q && rvalid_i)
             -----1----    -----2----    ----3---
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       270
 EXPRESSION (seed_phase && rvalid_i)
             -----1----    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T105,T29 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       363
 EXPRESSION (addr_key_req_d && addr_key_ack_q)
             -------1------    -------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T93,T94,T95 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       368
 EXPRESSION (data_key_req_d && data_key_ack_q)
             -------1------    -------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T82,T92,T96 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       457
 EXPRESSION (provision_en_i ? StReadSeeds : StWait)
             -------1------
| -1- | Status | Tests | 
| 0 | Covered | T128,T177,T178 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       473
 EXPRESSION (seed_cnt_q == flash_ctrl_pkg::NumSeeds)
            --------------------1-------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       516
 EXPRESSION ((rma_wipe_idx == MaxWipeEntry[(WipeIdxWidth - 1):0]) && rma_wipe_done)
             --------------------------1-------------------------    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T105,T29 | 
| 1 | 0 | Covered | T6,T29,T30 | 
| 1 | 1 | Covered | T6,T29,T30 | 
 LINE       516
 SUB-EXPRESSION (rma_wipe_idx == MaxWipeEntry[(WipeIdxWidth - 1):0])
                --------------------------1-------------------------
| -1- | Status | Tests | 
| 0 | Covered | T6,T105,T82 | 
| 1 | Covered | T6,T29,T30 | 
 LINE       678
 EXPRESSION (page_err_q | page_err_d)
             -----1----   -----2----
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T14,T15 | 
| 1 | 0 | Covered | T13,T14,T15 | 
 LINE       679
 EXPRESSION (word_err_q | word_err_d)
             -----1----   -----2----
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T14,T15 | 
| 1 | 0 | Covered | T13,T14,T15 | 
 LINE       680
 EXPRESSION (rma_idx_err_q | rma_idx_err_d)
             ------1------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T14,T15 | 
| 1 | 0 | Covered | T13,T14,T15 | 
 LINE       693
 EXPRESSION (wvalid_o && wready_i)
             ----1---    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T179,T180 | 
| 1 | 1 | Covered | T6,T105,T29 | 
 LINE       697
 EXPRESSION (rvalid_i && rready_o)
             ----1---    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T105,T29 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T6,T105,T29 | 
 LINE       705
 EXPRESSION (prog_cnt_en && wvalid_o && wready_i)
             -----1-----    ----2---    ----3---
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Covered | T179,T180 | 
| 1 | 1 | 1 | Covered | T6,T105,T29 | 
 LINE       835
 EXPRESSION ((beat_cnt == MaxBeatCnt[(BeatCntWidth - 1):0]) && wready_i)
             -----------------------1----------------------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T105,T29 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T105,T29 | 
 LINE       835
 SUB-EXPRESSION (beat_cnt == MaxBeatCnt[(BeatCntWidth - 1):0])
                -----------------------1----------------------
| -1- | Status | Tests | 
| 0 | Covered | T6,T105,T29 | 
| 1 | Covered | T6,T105,T29 | 
 LINE       856
 EXPRESSION ((beat_cnt == MaxBeatCnt[(BeatCntWidth - 1):0]) && done_i)
             -----------------------1----------------------    ---2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T6,T105,T29 | 
| 1 | 1 | Covered | T6,T105,T29 | 
 LINE       856
 SUB-EXPRESSION (beat_cnt == MaxBeatCnt[(BeatCntWidth - 1):0])
                -----------------------1----------------------
| -1- | Status | Tests | 
| 0 | Covered | T6,T105,T29 | 
| 1 | Covered | T6,T105,T29 | 
 LINE       862
 EXPRESSION (rvalid_i && rready_o)
             ----1---    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T105,T29 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T6,T105,T29 | 
 LINE       863
 EXPRESSION (prog_data[beat_cnt] != rdata_i[(flash_ctrl_pkg::BusWidth - 1):0])
            ---------------------------------1--------------------------------
| -1- | Status | Tests | 
| 0 | Covered | T6,T29,T30 | 
| 1 | Covered | T105,T29,T106 | 
 LINE       892
 EXPRESSION (seed_phase ? start : rma_start)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       893
 EXPRESSION (seed_phase ? op : rma_op)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       896
 EXPRESSION (seed_phase ? part_sel : rma_part_sel)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       897
 EXPRESSION (seed_phase ? info_sel : rma_info_sel)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       898
 EXPRESSION (seed_phase ? num_words : rma_num_words)
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       900
 EXPRESSION (seed_phase ? ({addr, {flash_ctrl_pkg::BusByteWidth {1'b0}}}) : ({rma_addr, {flash_ctrl_pkg::BusByteWidth {1'b0}}}))
             -----1----
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       906
 EXPRESSION (seed_phase | rma_phase)
             -----1----   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T6,T105,T82 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       914
 EXPRESSION (page_err_q | word_err_q | fsm_err | state_err | rma_idx_err_q | addr_cnt_err_q | seed_cnt_err_q)
             -----1----   -----2----   ---3---   ----4----   ------5------   -------6------   -------7------
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | Status | Tests | 
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | Covered | T13,T14,T15 | 
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | Covered | T13,T14,T15 | 
| 0 | 0 | 0 | 0 | 1 | 0 | 0 | Covered | T13,T14,T15 | 
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | Covered | T29,T171,T172 | 
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | Covered | T13,T14,T15 | 
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | Covered | T13,T14,T15 | 
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | Covered | T13,T14,T15 | 
FSM Coverage for Module : 
flash_ctrl_lcmgr
Summary for FSM :: state_q
 | Total | Covered | Percent |  | 
| States | 
11 | 
11 | 
100.00 | 
(Not included in score) | 
| Transitions | 
25 | 
23 | 
92.00  | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests | 
| StDisabled | 
545 | 
Covered | 
T4,T5,T6 | 
| StEntropyReseed | 
499 | 
Covered | 
T6,T105,T29 | 
| StIdle | 
432 | 
Covered | 
T1,T2,T3 | 
| StInvalid | 
520 | 
Covered | 
T29,T171,T172 | 
| StReadEval | 
478 | 
Covered | 
T1,T2,T3 | 
| StReadSeeds | 
457 | 
Covered | 
T1,T2,T3 | 
| StReqAddrKey | 
436 | 
Covered | 
T1,T2,T3 | 
| StReqDataKey | 
446 | 
Covered | 
T1,T2,T3 | 
| StRmaRsp | 
520 | 
Covered | 
T6,T30,T130 | 
| StRmaWipe | 
434 | 
Covered | 
T6,T105,T82 | 
| StWait | 
457 | 
Covered | 
T1,T2,T3 | 
| transitions | Line No. | Covered | Tests | 
| StEntropyReseed->StDisabled | 
572 | 
Covered | 
T128,T181,T182 | 
| StEntropyReseed->StRmaWipe | 
507 | 
Covered | 
T6,T105,T29 | 
| StIdle->StDisabled | 
572 | 
Covered | 
T13,T14,T15 | 
| StIdle->StReqAddrKey | 
436 | 
Covered | 
T1,T2,T3 | 
| StIdle->StRmaWipe | 
434 | 
Covered | 
T105,T30,T166 | 
| StInvalid->StDisabled | 
572 | 
Not Covered | 
 | 
| StReadEval->StDisabled | 
572 | 
Covered | 
T92,T93,T183 | 
| StReadEval->StReadSeeds | 
485 | 
Covered | 
T1,T2,T3 | 
| StReadSeeds->StDisabled | 
572 | 
Covered | 
T4,T133,T175 | 
| StReadSeeds->StReadEval | 
478 | 
Covered | 
T1,T2,T3 | 
| StReadSeeds->StWait | 
475 | 
Covered | 
T1,T2,T3 | 
| StReqAddrKey->StDisabled | 
572 | 
Covered | 
T93,T95,T184 | 
| StReqAddrKey->StReqDataKey | 
446 | 
Covered | 
T1,T2,T3 | 
| StReqAddrKey->StRmaWipe | 
444 | 
Covered | 
T94,T167,T168 | 
| StReqDataKey->StDisabled | 
572 | 
Covered | 
T92,T96,T169 | 
| StReqDataKey->StReadSeeds | 
457 | 
Covered | 
T1,T2,T3 | 
| StReqDataKey->StRmaWipe | 
454 | 
Covered | 
T82,T169,T170 | 
| StReqDataKey->StWait | 
457 | 
Covered | 
T128,T177,T178 | 
| StRmaRsp->StDisabled | 
572 | 
Covered | 
T185,T186,T187 | 
| StRmaRsp->StInvalid | 
534 | 
Not Covered | 
 | 
| StRmaWipe->StDisabled | 
572 | 
Covered | 
T6,T130,T188 | 
| StRmaWipe->StInvalid | 
520 | 
Covered | 
T29,T171,T172 | 
| StRmaWipe->StRmaRsp | 
520 | 
Covered | 
T6,T30,T130 | 
| StWait->StDisabled | 
572 | 
Covered | 
T5,T7,T8 | 
| StWait->StEntropyReseed | 
499 | 
Covered | 
T6,T105,T29 | 
Summary for FSM :: rma_state_q
 | Total | Covered | Percent |  | 
| States | 
10 | 
10 | 
100.00 | 
(Not included in score) | 
| Transitions | 
13 | 
12 | 
92.31  | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: rma_state_q
| states | Line No. | Covered | Tests | 
| StRmaDisabled | 
785 | 
Covered | 
T4,T5,T6 | 
| StRmaErase | 
796 | 
Covered | 
T6,T105,T82 | 
| StRmaEraseWait | 
809 | 
Covered | 
T6,T105,T29 | 
| StRmaIdle | 
800 | 
Covered | 
T1,T2,T3 | 
| StRmaInvalid | 
872 | 
Covered | 
T13,T14,T15 | 
| StRmaPageSel | 
787 | 
Covered | 
T6,T105,T82 | 
| StRmaProgram | 
822 | 
Covered | 
T6,T105,T29 | 
| StRmaProgramWait | 
836 | 
Covered | 
T6,T105,T29 | 
| StRmaRdVerify | 
847 | 
Covered | 
T6,T105,T29 | 
| StRmaWordSel | 
815 | 
Covered | 
T6,T105,T29 | 
| transitions | Line No. | Covered | Tests | 
| StRmaErase->StRmaEraseWait | 
809 | 
Covered | 
T6,T105,T29 | 
| StRmaEraseWait->StRmaWordSel | 
815 | 
Covered | 
T6,T105,T29 | 
| StRmaIdle->StRmaDisabled | 
785 | 
Covered | 
T4,T5,T6 | 
| StRmaIdle->StRmaPageSel | 
787 | 
Covered | 
T6,T105,T82 | 
| StRmaPageSel->StRmaDisabled | 
794 | 
Not Covered | 
 | 
| StRmaPageSel->StRmaErase | 
796 | 
Covered | 
T6,T105,T82 | 
| StRmaPageSel->StRmaIdle | 
800 | 
Covered | 
T6,T105,T29 | 
| StRmaProgram->StRmaProgramWait | 
836 | 
Covered | 
T6,T105,T29 | 
| StRmaProgramWait->StRmaRdVerify | 
847 | 
Covered | 
T6,T105,T29 | 
| StRmaRdVerify->StRmaWordSel | 
859 | 
Covered | 
T6,T105,T29 | 
| StRmaWordSel->StRmaDisabled | 
820 | 
Covered | 
T6,T130,T173 | 
| StRmaWordSel->StRmaPageSel | 
826 | 
Covered | 
T6,T105,T29 | 
| StRmaWordSel->StRmaProgram | 
822 | 
Covered | 
T6,T105,T29 | 
Branch Coverage for Module : 
flash_ctrl_lcmgr
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
94 | 
91 | 
96.81  | 
| TERNARY | 
892 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
893 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
896 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
897 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
898 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
900 | 
2 | 
2 | 
100.00 | 
| IF | 
152 | 
2 | 
2 | 
100.00 | 
| IF | 
174 | 
2 | 
2 | 
100.00 | 
| IF | 
227 | 
2 | 
2 | 
100.00 | 
| IF | 
251 | 
2 | 
2 | 
100.00 | 
| IF | 
264 | 
4 | 
4 | 
100.00 | 
| IF | 
359 | 
5 | 
5 | 
100.00 | 
| CASE | 
427 | 
27 | 
25 | 
92.59  | 
| IF | 
569 | 
2 | 
2 | 
100.00 | 
| IF | 
613 | 
2 | 
2 | 
100.00 | 
| IF | 
673 | 
2 | 
2 | 
100.00 | 
| IF | 
688 | 
7 | 
7 | 
100.00 | 
| IF | 
705 | 
2 | 
2 | 
100.00 | 
| CASE | 
777 | 
23 | 
22 | 
95.65  | 
892          assign ctrl_o.start.q = seed_phase ? start : rma_start;
                                                -1-  
                                                ==>  
                                                ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
893          assign ctrl_o.op.q = seed_phase ? op : rma_op;
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
896          assign ctrl_o.partition_sel.q = seed_phase ? part_sel : rma_part_sel;
                                                        -1-  
                                                        ==>  
                                                        ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
897          assign ctrl_o.info_sel.q = seed_phase ? info_sel : rma_info_sel;
                                                   -1-  
                                                   ==>  
                                                   ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
898          assign ctrl_o.num = seed_phase ? num_words : rma_num_words;
                                            -1-  
                                            ==>  
                                            ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
900          assign addr_o = seed_phase ? {addr, {BusByteWidth{1'b0}}} :
                                        -1-  
                                        ==>  
                                        ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
152          `PRIM_FLOP_SPARSE_FSM(u_state_regs, state_d, state_q, lcmgr_state_e, StIdle)
             -1-                                                                            
             ==>                                                                            
             ==>                                                                            
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
174            if (!rst_ni) begin
               -1-  
175              rma_ack_q <= lc_ctrl_pkg::Off;
                 ==>
176              validate_q <= 1'b0;
177              seed_err_q <= '0;
178            end else begin
179              rma_ack_q <= rma_ack_d;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
227            if (!rst_ni) begin
               -1-  
228              addr_cnt_err_q <= '0;
                 ==>
229              seed_cnt_err_q <= '0;
230            end else begin
231              addr_cnt_err_q <= addr_cnt_err_q | addr_cnt_err_d;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
251            if (!rst_ni) begin
               -1-  
252              data_invalid_q <= '0;
                 ==>
253            end else begin
254              data_invalid_q <= data_invalid_d;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
264            if (!rst_ni) begin
               -1-  
265              seeds_q <= RndCnstAllSeeds;
                 ==>
266            end else if (seed_phase && validate_q && rvalid_i) begin
                        -2-  
267              // validate current value
268              seeds_q[seed_idx][rd_idx] <= seeds_q[seed_idx][rd_idx] &
                 ==>
269                                           rdata_i[BusWidth-1:0];
270            end else if (seed_phase && rvalid_i) begin
                        -3-  
271              seeds_q[seed_idx][rd_idx] <= rdata_i[BusWidth-1:0];
                 ==>
272            end
               MISSING_ELSE
               ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
359            if (!rst_ni) begin
               -1-  
360              addr_key_o <= RndCnstAddrKey;
                 ==>
361              data_key_o <= RndCnstDataKey;
362            end else begin
363              if (addr_key_req_d && addr_key_ack_q) begin
                 -2-  
364                addr_key_o <= flash_key_t'(otp_key_rsp_i.key);
                   ==>
365                rand_addr_key_o <= flash_key_t'(otp_key_rsp_i.rand_key);
366              end
                 MISSING_ELSE
                 ==>
367        
368              if (data_key_req_d && data_key_ack_q) begin
                 -3-  
369                data_key_o <= flash_key_t'(otp_key_rsp_i.key);
                   ==>
370                rand_data_key_o <= flash_key_t'(otp_key_rsp_i.rand_key);
371              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
427            unique case (state_q)
                      -1-  
428        
429              // If rma request is seen, directly transition to wipe.
430              // Since init has not been called, there are no guarantees
431              // to entropy behavior, thus do not reseed
432              StIdle: begin
433                if (lc_tx_test_true_strict(rma_req[RmaReqInit])) begin
                   -2-  
434                  state_d = StRmaWipe;
                     ==>
435                end else if (init_q) begin
                            -3-  
436                  state_d = StReqAddrKey;
                     ==>
437                end
                   MISSING_ELSE
                   ==>
438              end
439        
440              StReqAddrKey: begin
441                phase = PhaseSeed;
442                addr_key_req_d = 1'b1;
443                if (lc_tx_test_true_strict(rma_req[RmaReqKey])) begin
                   -4-  
444                  state_d = StRmaWipe;
                     ==>
445                end else if (addr_key_ack_q) begin
                            -5-  
446                  state_d = StReqDataKey;
                     ==>
447                end
                   MISSING_ELSE
                   ==>
448              end
449        
450              StReqDataKey: begin
451                phase = PhaseSeed;
452                data_key_req_d = 1'b1;
453                if (lc_tx_test_true_strict(rma_req[RmaReqKey])) begin
                   -6-  
454                  state_d = StRmaWipe;
                     ==>
455                end else if (data_key_ack_q) begin
                            -7-  
456                  // provision_en is only a "good" value after otp/lc initialization
457                  state_d = provision_en_i ? StReadSeeds : StWait;
                                              -8-  
                                              ==>  
                                              ==>  
458                end
                   MISSING_ELSE
                   ==>
459              end
460        
461              // read seeds
462              StReadSeeds: begin
463                // seeds can be updated in this state
464                phase = PhaseSeed;
465        
466                // kick off flash transaction
467                start = 1'b1;
468                addr = BusAddrW'(seed_page_addr);
469                info_sel = seed_info_sel;
470        
471                // we have checked all seeds, proceed
472                addr_cnt_en = rvalid_i;
473                if (seed_cnt_q == NumSeeds) begin
                   -9-  
474                  start = 1'b0;
                     ==>
475                  state_d = StWait;
476                end else if (done_i) begin
                            -10-  
477                  seed_err_d = |err_i;
                     ==>
478                  state_d = StReadEval;
479                end
                   MISSING_ELSE
                   ==>
480              end // case: StReadSeeds
481        
482              StReadEval: begin
483                phase = PhaseSeed;
484                addr_cnt_clr = 1'b1;
485                state_d = StReadSeeds;
486        
487                if (validate_q) begin
                   -11-  
488                  seed_cnt_en = 1'b1;
                     ==>
489                  validate_d = 1'b0;
490                end else begin
491                  validate_d = 1'b1;
                     ==>
492                end
493              end
494        
495              // Waiting for an rma entry command
496              StWait: begin
497                rd_buf_en_o = 1'b1;
498                if (lc_tx_test_true_strict(rma_req[RmaReqWait])) begin
                   -12-  
499                  state_d = StEntropyReseed;
                     ==>
500                end
                   MISSING_ELSE
                   ==>
501              end
502        
503              // Reseed entropy
504              StEntropyReseed: begin
505                edn_req_o = 1'b1;
506                if(edn_ack_i) begin
                   -13-  
507                  state_d = StRmaWipe;
                     ==>
508                end
                   MISSING_ELSE
                   ==>
509              end
510        
511              StRmaWipe: begin
512                phase = PhaseRma;
513                lfsr_en_o = 1'b1;
514                rma_wipe_req = 1'b1;
515        
516                if (rma_wipe_idx == MaxWipeEntry[WipeIdxWidth-1:0] && rma_wipe_done) begin
                   -14-  
517                  // first check for error status
518                  // If error status is set, go directly to invalid terminal state
519                  // If error status is good, go to second check
520                  state_d = lc_ctrl_pkg::lc_tx_test_false_loose(err_sts_q) ? StInvalid : StRmaRsp;
                     ==>
521                end else if (rma_wipe_done) begin
                            -15-  
522                  rma_wipe_idx_incr = 1;
                     ==>
523                end
                   MISSING_ELSE
                   ==>
524              end
525        
526              // response to rma request
527              // Second check for error status:
528              // If error status indicates error, jump to invalid terminal state
529              // Otherwise assign output to error status;
530              StRmaRsp: begin
531                phase = PhaseRma;
532                dis_access_o = lc_ctrl_pkg::On;
533                if (lc_ctrl_pkg::lc_tx_test_false_loose(err_sts_q)) begin
                   -16-  
534                  state_d = StInvalid;
                     ==>
535                end else begin
536                  rma_ack_d = err_sts_q;
                     ==>
537                end
538              end
539        
540              // Disabled state is functionally equivalent to invalid, just without the
541              // the explicit error-ing
542              StDisabled: begin
543                dis_access_o = lc_ctrl_pkg::On;
                   ==>
544                rma_ack_d = lc_ctrl_pkg::Off;
545                state_d = StDisabled;
546              end
547        
548              StInvalid: begin
549                dis_access_o = lc_ctrl_pkg::On;
                   ==>
550                state_err = 1'b1;
551                rma_ack_d = lc_ctrl_pkg::Off;
552                state_d = StInvalid;
553              end
554        
555              // Invalid catch-all state
556              default: begin
557                dis_access_o = lc_ctrl_pkg::On;
                   ==>
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | -9- | -10- | -11- | -12- | -13- | -14- | -15- | -16- | Status | Tests | 
| StIdle  | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T105,T30,T166 | 
| StIdle  | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StIdle  | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReqAddrKey  | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T94,T167,T168 | 
| StReqAddrKey  | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReqAddrKey  | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReqDataKey  | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T82,T169,T170 | 
| StReqDataKey  | 
- | 
- | 
- | 
- | 
0 | 
1 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReqDataKey  | 
- | 
- | 
- | 
- | 
0 | 
1 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T128,T177,T178 | 
| StReqDataKey  | 
- | 
- | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReadSeeds  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReadSeeds  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReadSeeds  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReadEval  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StReadEval  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StEntropyReseed  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StEntropyReseed  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
Not Covered | 
 | 
| StRmaWipe  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
Covered | 
T6,T29,T30 | 
| StRmaWipe  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
1 | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaWipe  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
0 | 
- | 
Covered | 
T6,T105,T82 | 
| StRmaRsp  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
Not Covered | 
 | 
| StRmaRsp  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
Covered | 
T6,T30,T130 | 
| StDisabled  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T4,T5,T6 | 
| StInvalid  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T29,T171,T172 | 
| default | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T13,T14,T15 | 
569            if (prim_mubi_pkg::mubi4_test_true_loose(disable_i) &&
               -1-  
570                state_d != StInvalid &&
571                !rma_done) begin
572              state_d = StDisabled;
                 ==>
573            end
               MISSING_ELSE
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T5,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
613          `PRIM_FLOP_SPARSE_FSM(u_rma_state_regs, rma_state_d, rma_state_q, rma_state_e, StRmaIdle)
             -1-                                                                                         
             ==>                                                                                         
             ==>                                                                                         
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
673            if (!rst_ni) begin
               -1-  
674              page_err_q <= '0;
                 ==>
675              word_err_q <= '0;
676              rma_idx_err_q <= '0;
677            end else begin
678              page_err_q <= page_err_q | page_err_d;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
688            if (!rst_ni) begin
               -1-  
689              beat_cnt <= '0;
                 ==>
690            end else if (beat_cnt_clr) begin
                        -2-  
691              beat_cnt <= '0;
                 ==>
692            end else if (prog_cnt_en) begin
                        -3-  
693              if (wvalid_o && wready_i) begin
                 -4-  
694                beat_cnt <= beat_cnt + 1'b1;
                   ==>
695              end
                 MISSING_ELSE
                 ==>
696            end else if (rd_cnt_en) begin
                        -5-  
697              if (rvalid_i && rready_o) begin
                 -6-  
698                beat_cnt <= beat_cnt + 1'b1;
                   ==>
699              end
                 MISSING_ELSE
                 ==>
700            end
               MISSING_ELSE
               ==>
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| 0 | 
0 | 
1 | 
1 | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| 0 | 
0 | 
1 | 
0 | 
- | 
- | 
Covered | 
T179,T180 | 
| 0 | 
0 | 
0 | 
- | 
1 | 
1 | 
Covered | 
T6,T105,T29 | 
| 0 | 
0 | 
0 | 
- | 
1 | 
0 | 
Covered | 
T6,T105,T29 | 
| 0 | 
0 | 
0 | 
- | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
705            if (prog_cnt_en && wvalid_o && wready_i) begin
               -1-  
706              prog_data[beat_cnt] <= rand_i;
                 ==>
707            end
               MISSING_ELSE
               ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T105,T29 | 
| 0 | 
Covered | 
T1,T2,T3 | 
777            unique case (rma_state_q)
                      -1-  
778              // Transition to invalid state via disable only when any ongoing stateful
779              // operations are complete. This ensures we do not electrically disturb
780              // any ongoing operation.
781              // This of course cannot be guaranteed if the FSM state is directly disturbed,
782              // and that is considered an extremely invasive attack.
783              StRmaIdle: begin
784                if (prim_mubi_pkg::mubi4_test_true_loose(disable_i)) begin
                   -2-  
785                  rma_state_d = StRmaDisabled;
                     ==>
786                end else if (rma_wipe_req_int) begin
                            -3-  
787                  rma_state_d = StRmaPageSel;
                     ==>
788                  page_cnt_ld = 1'b1;
789                end
                   MISSING_ELSE
                   ==>
790              end
791        
792              StRmaPageSel: begin
793                if (prim_mubi_pkg::mubi4_test_true_loose(disable_i)) begin
                   -4-  
794                  rma_state_d = StRmaDisabled;
                     ==>
795                end else if (page_cnt < end_page) begin
                            -5-  
796                  rma_state_d = StRmaErase;
                     ==>
797                end else begin
798                  rma_wipe_done = 1'b1;
                     ==>
799                  page_cnt_clr = 1'b1;
800                  rma_state_d = StRmaIdle;
801                end
802              end
803        
804              StRmaErase: begin
805                rma_start = 1'b1;
806                rma_op = FlashOpErase;
807                if (done_i) begin
                   -6-  
808                  err_sts_set = |err_i;
                     ==>
809                  rma_state_d = StRmaEraseWait;
810                end
                   MISSING_ELSE
                   ==>
811              end
812        
813              StRmaEraseWait: begin
814                 word_cnt_ld = 1'b1;
                    ==>
815                 rma_state_d = StRmaWordSel;
816              end
817        
818              StRmaWordSel: begin
819                if (prim_mubi_pkg::mubi4_test_true_loose(disable_i)) begin
                   -7-  
820                  rma_state_d = StRmaDisabled;
                     ==>
821                end else if (word_cnt < BusWordsPerPage) begin
                            -8-  
822                  rma_state_d = StRmaProgram;
                     ==>
823                end else begin
824                  word_cnt_clr = 1'b1;
                     ==>
825                  page_cnt_incr = 1'b1;
826                  rma_state_d = StRmaPageSel;
827                end
828              end
829        
830              StRmaProgram: begin
831                rma_start = 1'b1;
832                rma_op = FlashOpProgram;
833                prog_cnt_en = 1'b1;
834        
835                if ((beat_cnt == MaxBeatCnt[BeatCntWidth-1:0]) && wready_i) begin
                   -9-  
836                  rma_state_d = StRmaProgramWait;
                     ==>
837                end
                   MISSING_ELSE
                   ==>
838              end
839        
840              StRmaProgramWait: begin
841                rma_start = 1'b1;
842                rma_op = FlashOpProgram;
843        
844                if (done_i) begin
                   -10-  
845                  beat_cnt_clr = 1'b1;
                     ==>
846                  err_sts_set = |err_i;
847                  rma_state_d = StRmaRdVerify;
848                end
                   MISSING_ELSE
                   ==>
849              end
850        
851              StRmaRdVerify: begin
852                rma_start = 1'b1;
853                rma_op = FlashOpRead;
854                rd_cnt_en = 1'b1;
855        
856                if ((beat_cnt == MaxBeatCnt[BeatCntWidth-1:0]) && done_i) begin
                   -11-  
857                  beat_cnt_clr = 1'b1;
                     ==>
858                  word_cnt_incr = 1'b1;
859                  rma_state_d = StRmaWordSel;
860                end
                   MISSING_ELSE
                   ==>
861        
862                if (rvalid_i && rready_o) begin
                   -12-  
863                  err_sts_set = prog_data[beat_cnt] != rdata_i[BusWidth-1:0];
                     ==>
864                end
                   MISSING_ELSE
                   ==>
865              end
866        
867              StRmaDisabled: begin
868                rma_state_d = StRmaDisabled;
                   ==>
869              end
870        
871              StRmaInvalid: begin
872                rma_state_d = StRmaInvalid;
                   ==>
873                err_sts_set = 1'b1;
874                fsm_err = 1'b1;
875              end
876        
877              default: begin
878                rma_state_d = StRmaInvalid;
                   ==>
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | -9- | -10- | -11- | -12- | Status | Tests | 
| StRmaIdle  | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T4,T5,T6 | 
| StRmaIdle  | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T82 | 
| StRmaIdle  | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StRmaPageSel  | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
| StRmaPageSel  | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T82 | 
| StRmaPageSel  | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaErase  | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaErase  | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T82 | 
| StRmaEraseWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaWordSel  | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T6,T130,T173 | 
| StRmaWordSel  | 
- | 
- | 
- | 
- | 
- | 
0 | 
1 | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaWordSel  | 
- | 
- | 
- | 
- | 
- | 
0 | 
0 | 
- | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaProgram  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaProgram  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaProgramWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaProgramWait  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
- | 
Covered | 
T6,T29,T30 | 
| StRmaRdVerify  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaRdVerify  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
- | 
Covered | 
T6,T105,T29 | 
| StRmaRdVerify  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
1 | 
Covered | 
T6,T105,T29 | 
| StRmaRdVerify  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
0 | 
Covered | 
T6,T105,T29 | 
| StRmaDisabled  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T4,T5,T6 | 
| StRmaInvalid  | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T13,T14,T15 | 
| default | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
- | 
Covered | 
T13,T14,T15 | 
Assert Coverage for Module : 
flash_ctrl_lcmgr
Assertion Details
DisableChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
382309704 | 
5359893 | 
0 | 
46 | 
| T4 | 
3493 | 
10 | 
0 | 
0 | 
| T5 | 
0 | 
160 | 
0 | 
1 | 
| T6 | 
0 | 
10 | 
0 | 
0 | 
| T7 | 
0 | 
555 | 
0 | 
0 | 
| T8 | 
0 | 
215 | 
0 | 
1 | 
| T9 | 
0 | 
438 | 
0 | 
1 | 
| T12 | 
51073 | 
0 | 
0 | 
0 | 
| T17 | 
1512 | 
0 | 
0 | 
0 | 
| T18 | 
87009 | 
0 | 
0 | 
0 | 
| T19 | 
64646 | 
0 | 
0 | 
0 | 
| T20 | 
0 | 
555 | 
0 | 
0 | 
| T22 | 
0 | 
0 | 
0 | 
1 | 
| T28 | 
8601 | 
0 | 
0 | 
0 | 
| T58 | 
2208 | 
0 | 
0 | 
0 | 
| T59 | 
3851 | 
0 | 
0 | 
0 | 
| T65 | 
1907 | 
0 | 
0 | 
0 | 
| T67 | 
136531 | 
0 | 
0 | 
0 | 
| T73 | 
0 | 
0 | 
0 | 
1 | 
| T74 | 
0 | 
0 | 
0 | 
1 | 
| T118 | 
0 | 
257 | 
0 | 
1 | 
| T119 | 
0 | 
0 | 
0 | 
1 | 
| T133 | 
0 | 
3 | 
0 | 
0 | 
| T175 | 
0 | 
3 | 
0 | 
0 | 
| T189 | 
0 | 
0 | 
0 | 
1 | 
| T190 | 
0 | 
0 | 
0 | 
1 | 
ProgRdVerify_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
378625751 | 
2043537 | 
0 | 
0 | 
| T6 | 
400562 | 
65920 | 
0 | 
0 | 
| T7 | 
4101 | 
0 | 
0 | 
0 | 
| T8 | 
842 | 
0 | 
0 | 
0 | 
| T23 | 
1635 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
131840 | 
0 | 
0 | 
| T40 | 
57688 | 
0 | 
0 | 
0 | 
| T55 | 
5329 | 
0 | 
0 | 
0 | 
| T100 | 
8622 | 
0 | 
0 | 
0 | 
| T101 | 
0 | 
65920 | 
0 | 
0 | 
| T104 | 
31237 | 
0 | 
0 | 
0 | 
| T129 | 
0 | 
131840 | 
0 | 
0 | 
| T130 | 
0 | 
65920 | 
0 | 
0 | 
| T133 | 
1163 | 
0 | 
0 | 
0 | 
| T179 | 
0 | 
65920 | 
0 | 
0 | 
| T180 | 
0 | 
65920 | 
0 | 
0 | 
| T191 | 
0 | 
65920 | 
0 | 
0 | 
| T192 | 
0 | 
4 | 
0 | 
0 | 
| T193 | 
0 | 
4 | 
0 | 
0 | 
| T194 | 
1659 | 
0 | 
0 | 
0 | 
u_rma_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
394250905 | 
393379119 | 
0 | 
0 | 
| T1 | 
1194 | 
1105 | 
0 | 
0 | 
| T2 | 
2508 | 
2452 | 
0 | 
0 | 
| T3 | 
14578 | 
14508 | 
0 | 
0 | 
| T4 | 
3493 | 
2763 | 
0 | 
0 | 
| T10 | 
333723 | 
321459 | 
0 | 
0 | 
| T11 | 
6395 | 
6340 | 
0 | 
0 | 
| T16 | 
72468 | 
72381 | 
0 | 
0 | 
| T17 | 
1512 | 
1454 | 
0 | 
0 | 
| T18 | 
87009 | 
86948 | 
0 | 
0 | 
| T19 | 
64646 | 
64481 | 
0 | 
0 | 
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
394250905 | 
393379119 | 
0 | 
0 | 
| T1 | 
1194 | 
1105 | 
0 | 
0 | 
| T2 | 
2508 | 
2452 | 
0 | 
0 | 
| T3 | 
14578 | 
14508 | 
0 | 
0 | 
| T4 | 
3493 | 
2763 | 
0 | 
0 | 
| T10 | 
333723 | 
321459 | 
0 | 
0 | 
| T11 | 
6395 | 
6340 | 
0 | 
0 | 
| T16 | 
72468 | 
72381 | 
0 | 
0 | 
| T17 | 
1512 | 
1454 | 
0 | 
0 | 
| T18 | 
87009 | 
86948 | 
0 | 
0 | 
| T19 | 
64646 | 
64481 | 
0 | 
0 |