9edf84e236
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | csrng_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | csrng_csr_hw_reset | 7.000s | 25.357us | 5 | 5 | 100.00 |
V1 | csr_rw | csrng_csr_rw | 9.000s | 16.982us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | csrng_csr_bit_bash | 29.000s | 2.098ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | csrng_csr_aliasing | 10.000s | 54.565us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 10.000s | 71.775us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 9.000s | 16.982us | 20 | 20 | 100.00 |
csrng_csr_aliasing | 10.000s | 54.565us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 105 | 52.38 | |||
V2 | interrupts | csrng_intr | 0 | 200 | 0.00 | ||
V2 | alerts | csrng_alert | 0 | 500 | 0.00 | ||
V2 | err | csrng_err | 0 | 500 | 0.00 | ||
V2 | cmds | csrng_cmds | 0 | 50 | 0.00 | ||
V2 | life cycle | csrng_cmds | 0 | 50 | 0.00 | ||
V2 | stress_all | csrng_stress_all | 0 | 50 | 0.00 | ||
V2 | intr_test | csrng_intr_test | 10.000s | 159.939us | 50 | 50 | 100.00 |
V2 | alert_test | csrng_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | csrng_tl_errors | 20.000s | 1.479ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | csrng_tl_errors | 20.000s | 1.479ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 7.000s | 25.357us | 5 | 5 | 100.00 |
csrng_csr_rw | 9.000s | 16.982us | 20 | 20 | 100.00 | ||
csrng_csr_aliasing | 10.000s | 54.565us | 5 | 5 | 100.00 | ||
csrng_same_csr_outstanding | 8.000s | 311.192us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | csrng_csr_hw_reset | 7.000s | 25.357us | 5 | 5 | 100.00 |
csrng_csr_rw | 9.000s | 16.982us | 20 | 20 | 100.00 | ||
csrng_csr_aliasing | 10.000s | 54.565us | 5 | 5 | 100.00 | ||
csrng_same_csr_outstanding | 8.000s | 311.192us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1440 | 6.25 | |||
V2S | tl_intg_err | csrng_sec_cm | 0 | 5 | 0.00 | ||
csrng_tl_intg_err | 15.000s | 422.894us | 20 | 20 | 100.00 | ||
V2S | sec_cm_config_regwen | csrng_regwen | 0 | 50 | 0.00 | ||
csrng_csr_rw | 9.000s | 16.982us | 20 | 20 | 100.00 | ||
V2S | sec_cm_config_mubi | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_intersig_mubi | csrng_stress_all | 0 | 50 | 0.00 | ||
V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_update_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_ctrl_mubi | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_constants_lc_gated | csrng_stress_all | 0 | 50 | 0.00 | ||
V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 15.000s | 422.894us | 20 | 20 | 100.00 |
V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | TOTAL | 20 | 75 | 26.67 | |||
V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | TOTAL | 0 | 10 | 0.00 | |||
TOTAL | 165 | 1630 | 10.12 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 5 | 83.33 |
V2 | 9 | 9 | 3 | 33.33 |
V2S | 3 | 3 | 1 | 33.33 |
V3 | 1 | 1 | 0 | 0.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
74.23 | 92.03 | 83.30 | 96.57 | 99.10 | 34.27 | -- | 100.00 | 23.11 |
launch_task.returncode != *, err: Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 733 failures:
0.csrng_smoke.77667687686836422059369647450501794969781882304335937790759358691448322381136
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_smoke/latest/run.log
1.csrng_smoke.72220124294182950282855753486466676463190645817643030578998804675332686134306
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_smoke/latest/run.log
... and 6 more failures.
0.csrng_stress_all.60419976515423037629200531709391593710522059229213053368249005306290942791936
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_stress_all/latest/run.log
1.csrng_stress_all.9781653438717138753824972929497545670453186297875717213898726965249324955960
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_stress_all/latest/run.log
... and 6 more failures.
0.csrng_alert.81256923991792617767985316234254236981271026259235670081108016235311019101394
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_alert/latest/run.log
1.csrng_alert.50211600922367250291835523146701873930344923662357707356838866832204692098080
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_alert/latest/run.log
... and 81 more failures.
0.csrng_regwen.51295900768106099609571887777543971449005318721097165796322686748462028651922
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_regwen/latest/run.log
1.csrng_regwen.111693509318435061262190558628431479132189838329701597694116768295550677642065
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_regwen/latest/run.log
... and 6 more failures.
0.csrng_sec_cm.88115295719846198003957278534283809255785269044771649721074166726373597027642
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_sec_cm/latest/run.log
1.csrng_sec_cm.7574816193585524347470068170733766371733584198121882859660203934360203823721
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_sec_cm/latest/run.log
... and 3 more failures.
Job killed most likely because its dependent job failed.
has 732 failures:
0.csrng_cmds.7148388105065012908211789767507207207004381690067518397577003545035382140821
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_cmds/latest/run.log
1.csrng_cmds.64172495995468400889862290634407215411356003134570972987677284803431285787993
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_cmds/latest/run.log
... and 6 more failures.
0.csrng_intr.61823396508790607000297841065604100213819914751970766534458180178369483722073
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_intr/latest/run.log
1.csrng_intr.25275114370913714309440676527381546805166964940109340150292950860241224983298
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_intr/latest/run.log
... and 81 more failures.
0.csrng_err.94746900019778162387002980451645532914191601850329831762379949942193934261444
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_err/latest/run.log
1.csrng_err.21699014356488768118902441756936476270054027626275223997856346094694384350574
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_err/latest/run.log
... and 81 more failures.
0.csrng_stress_all_with_rand_reset.22977062179333703287325462586353331788267289340967374796148198896595912458328
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_stress_all_with_rand_reset/latest/run.log
1.csrng_stress_all_with_rand_reset.114691340661948521526189275849406254062181350363560300983069942738151214848650
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_stress_all_with_rand_reset/latest/run.log
... and 6 more failures.
0.csrng_alert_test.9997908556088823439163104407406211855908747242505103560778804420977328847653
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_alert_test/latest/run.log
1.csrng_alert_test.18644735982059312545863368419555640553951021306944311633165422500455974834671
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_alert_test/latest/run.log
... and 5 more failures.