Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_flash
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic 0.00 0.00



Module Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
66.39 64.56 73.02 88.69 0.00 72.06 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_flash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_prim_flash_banks[0].u_prim_flash_bank 0.00 0.00 0.00 0.00 0.00
gen_prim_flash_banks[1].u_prim_flash_bank 0.00 0.00 0.00 0.00 0.00
u_reg_top 96.63 99.31 95.60 88.69 99.56 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_generic_flash
Line No.TotalCoveredPercent
TOTAL1000.00
CONT_ASSIGN52100.00
CONT_ASSIGN10100
CONT_ASSIGN10200
CONT_ASSIGN10300
CONT_ASSIGN104100.00
CONT_ASSIGN105100.00
CONT_ASSIGN106100.00
CONT_ASSIGN107100.00
CONT_ASSIGN108100.00
CONT_ASSIGN129100.00
CONT_ASSIGN133100.00
CONT_ASSIGN138100.00
CONT_ASSIGN142100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv' or '../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
52 0 1
101 unreachable
102 unreachable
103 unreachable
104 0 1
105 0 1
106 0 1
107 0 1
108 0 1
129 0 1
133 0 1
138 0 1
142 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%