Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 0 | 0.00 |
| ALWAYS | 38 | 23 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 38 |
0 |
1 |
| 39 |
0 |
1 |
| 40 |
0 |
1 |
| 41 |
0 |
1 |
| 42 |
0 |
1 |
| 43 |
0 |
1 |
| 44 |
0 |
1 |
| 45 |
0 |
1 |
| 46 |
0 |
1 |
| 47 |
0 |
1 |
| 48 |
0 |
1 |
| 49 |
0 |
1 |
| 50 |
0 |
1 |
| 51 |
0 |
1 |
| 52 |
0 |
1 |
| 53 |
0 |
1 |
| 54 |
0 |
1 |
| 55 |
0 |
1 |
| 56 |
0 |
1 |
| 57 |
0 |
1 |
| 58 |
0 |
1 |
| 59 |
0 |
1 |
| 60 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
| Conditions | 14 | 0 | 0.00 |
| Logical | 14 | 0 | 0.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Not Covered | |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
0 |
0.00 |
| IF |
38 |
6 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Not Covered |
|
| 0 |
1 |
- |
- |
- |
Not Covered |
|
| 0 |
0 |
1 |
- |
- |
Not Covered |
|
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Not Covered |
|