9edf84e236
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | gpio_smoke | 1.460s | 280.005us | 50 | 50 | 100.00 |
gpio_smoke_no_pullup_pulldown | 1.430s | 88.539us | 50 | 50 | 100.00 | ||
gpio_smoke_en_cdc_prim | 1.610s | 356.824us | 50 | 50 | 100.00 | ||
gpio_smoke_no_pullup_pulldown_en_cdc_prim | 1.590s | 240.624us | 50 | 50 | 100.00 | ||
V1 | csr_hw_reset | gpio_csr_hw_reset | 0.680s | 52.259us | 5 | 5 | 100.00 |
V1 | csr_rw | gpio_csr_rw | 0.640s | 121.136us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | gpio_csr_bit_bash | 3.430s | 340.762us | 5 | 5 | 100.00 |
V1 | csr_aliasing | gpio_csr_aliasing | 0.890s | 162.792us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | gpio_csr_mem_rw_with_rand_reset | 1.620s | 34.487us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | gpio_csr_rw | 0.640s | 121.136us | 20 | 20 | 100.00 |
gpio_csr_aliasing | 0.890s | 162.792us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 255 | 255 | 100.00 | |||
V2 | direct_and_masked_out | gpio_random_dout_din | 1.430s | 41.672us | 50 | 50 | 100.00 |
gpio_random_dout_din_no_pullup_pulldown | 1.340s | 75.055us | 50 | 50 | 100.00 | ||
V2 | out_in_regs_read_write | gpio_dout_din_regs_random_rw | 0.920s | 56.368us | 50 | 50 | 100.00 |
V2 | gpio_interrupt_programming | gpio_intr_rand_pgm | 1.510s | 84.083us | 50 | 50 | 100.00 |
V2 | random_interrupt_trigger | gpio_rand_intr_trigger | 3.460s | 1.047ms | 50 | 50 | 100.00 |
V2 | interrupt_and_noise_filter | gpio_intr_with_filter_rand_intr_event | 3.550s | 408.853us | 50 | 50 | 100.00 |
V2 | noise_filter_stress | gpio_filter_stress | 27.740s | 1.005ms | 50 | 50 | 100.00 |
V2 | regs_long_reads_and_writes | gpio_random_long_reg_writes_reg_reads | 6.230s | 364.850us | 50 | 50 | 100.00 |
V2 | full_random | gpio_full_random | 1.120s | 395.234us | 50 | 50 | 100.00 |
V2 | stress_all | gpio_stress_all | 3.727m | 28.081ms | 50 | 50 | 100.00 |
V2 | alert_test | gpio_alert_test | 0.630s | 22.772us | 50 | 50 | 100.00 |
V2 | intr_test | gpio_intr_test | 0.640s | 15.070us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | gpio_tl_errors | 3.360s | 389.827us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | gpio_tl_errors | 3.360s | 389.827us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | gpio_csr_rw | 0.640s | 121.136us | 20 | 20 | 100.00 |
gpio_same_csr_outstanding | 0.860s | 67.712us | 20 | 20 | 100.00 | ||
gpio_csr_aliasing | 0.890s | 162.792us | 5 | 5 | 100.00 | ||
gpio_csr_hw_reset | 0.680s | 52.259us | 5 | 5 | 100.00 | ||
V2 | tl_d_partial_access | gpio_csr_rw | 0.640s | 121.136us | 20 | 20 | 100.00 |
gpio_same_csr_outstanding | 0.860s | 67.712us | 20 | 20 | 100.00 | ||
gpio_csr_aliasing | 0.890s | 162.792us | 5 | 5 | 100.00 | ||
gpio_csr_hw_reset | 0.680s | 52.259us | 5 | 5 | 100.00 | ||
V2 | TOTAL | 640 | 640 | 100.00 | |||
V2S | tl_intg_err | gpio_tl_intg_err | 1.420s | 381.972us | 20 | 20 | 100.00 |
gpio_sec_cm | 0.890s | 65.543us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | gpio_tl_intg_err | 1.420s | 381.972us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | gpio_stress_all_with_rand_reset | 49.858m | 147.241ms | 18 | 50 | 36.00 |
V3 | TOTAL | 18 | 50 | 36.00 | |||
TOTAL | 938 | 970 | 96.70 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 9 | 9 | 9 | 100.00 |
V2 | 14 | 14 | 14 | 100.00 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 1 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
99.63 | 99.06 | 99.24 | 100.00 | -- | 99.80 | 99.68 | 99.99 |
UVM_ERROR (cip_base_vseq.sv:825) [gpio_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses.
has 32 failures:
0.gpio_stress_all_with_rand_reset.74769329537581168280783107231917644763047716576311864583726135291768087815359
Line 7690, in log /container/opentitan-public/scratch/os_regression/gpio-sim-vcs/0.gpio_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 50544423671 ps: (cip_base_vseq.sv:825) [uvm_test_top.env.virtual_sequencer.gpio_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 50544423671 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
1.gpio_stress_all_with_rand_reset.440438709746205469308651580955000263445801543717884053351339026993491337580
Line 2775, in log /container/opentitan-public/scratch/os_regression/gpio-sim-vcs/1.gpio_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 24645878438 ps: (cip_base_vseq.sv:825) [uvm_test_top.env.virtual_sequencer.gpio_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 24645878438 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 30 more failures.