Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_prince
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_cipher_0/rtl/prim_prince.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.gen_rom_scramble_enabled.u_rom.u_prince 0.00 0.00



Module Instance : tb.dut.gen_rom_scramble_enabled.u_rom.u_prince

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 gen_rom_scramble_enabled.u_rom


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_prince
TotalCoveredPercent
Totals 6 0 0.00
Total Bits 162 0 0.00
Total Bits 0->1 81 0 0.00
Total Bits 1->0 81 0 0.00

Ports 6 0 0.00
Port Bits 162 0 0.00
Port Bits 0->1 81 0 0.00
Port Bits 1->0 81 0 0.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i No No No INPUT
rst_ni No No No INPUT
valid_i No No No INPUT
data_i[12:0] No No No INPUT
data_i[63:13] Unreachable Unreachable Unreachable INPUT
key_i[127:0] Unreachable Unreachable Unreachable INPUT
dec_i Unreachable Unreachable Unreachable INPUT
valid_o No No No OUTPUT
data_o[63:0] No No No OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%