9f4903e77a
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 36.340s | 4.218ms | 5 | 5 | 100.00 |
V1 | csr_rw | rom_ctrl_csr_rw | 32.550s | 4.286ms | 20 | 20 | 100.00 |
V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 33.680s | 4.068ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | rom_ctrl_csr_aliasing | 33.450s | 4.431ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 27.220s | 3.328ms | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 32.550s | 4.286ms | 20 | 20 | 100.00 |
rom_ctrl_csr_aliasing | 33.450s | 4.431ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | rom_ctrl_mem_walk | 30.060s | 16.032ms | 5 | 5 | 100.00 |
V1 | mem_partial_access | rom_ctrl_mem_partial_access | 32.860s | 8.561ms | 5 | 5 | 100.00 |
V1 | TOTAL | 65 | 115 | 56.52 | |||
V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 0 | 50 | 0.00 | ||
V2 | stress_all | rom_ctrl_stress_all | 0 | 50 | 0.00 | ||
V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 0 | 50 | 0.00 | ||
V2 | alert_test | rom_ctrl_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 38.040s | 16.436ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 38.040s | 16.436ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 36.340s | 4.218ms | 5 | 5 | 100.00 |
rom_ctrl_csr_rw | 32.550s | 4.286ms | 20 | 20 | 100.00 | ||
rom_ctrl_csr_aliasing | 33.450s | 4.431ms | 5 | 5 | 100.00 | ||
rom_ctrl_same_csr_outstanding | 32.680s | 4.080ms | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 36.340s | 4.218ms | 5 | 5 | 100.00 |
rom_ctrl_csr_rw | 32.550s | 4.286ms | 20 | 20 | 100.00 | ||
rom_ctrl_csr_aliasing | 33.450s | 4.431ms | 5 | 5 | 100.00 | ||
rom_ctrl_same_csr_outstanding | 32.680s | 4.080ms | 20 | 20 | 100.00 | ||
V2 | TOTAL | 40 | 240 | 16.67 | |||
V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 3.329m | 125.309ms | 20 | 20 | 100.00 |
V2S | tl_intg_err | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
rom_ctrl_tl_intg_err | 2.953m | 17.266ms | 20 | 20 | 100.00 | ||
V2S | prim_fsm_check | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_mem_digest | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 0 | 50 | 0.00 | ||
V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 2.953m | 17.266ms | 20 | 20 | 100.00 |
V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
rom_ctrl_kmac_err_chk | 0 | 50 | 0.00 | ||||
V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 0 | 50 | 0.00 | ||
V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 3.329m | 125.309ms | 20 | 20 | 100.00 |
V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 0 | 5 | 0.00 | ||
V2S | TOTAL | 40 | 95 | 42.11 | |||
V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | TOTAL | 0 | 50 | 0.00 | |||
TOTAL | 145 | 500 | 29.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 7 | 87.50 |
V2 | 6 | 6 | 2 | 33.33 |
V2S | 4 | 4 | 2 | 50.00 |
V3 | 1 | 1 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
97.58 | 96.96 | 93.11 | 97.88 | 100.00 | 98.68 | 98.04 | 98.37 |
Job killed most likely because its dependent job failed.
has 355 failures:
0.rom_ctrl_smoke.58608765098344559562480130197862715455677153757438022047070781987998221462981
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_smoke/latest/run.log
1.rom_ctrl_smoke.20980371737677518017831910969504695366371908297399170881732031668304972509900
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_smoke/latest/run.log
... and 48 more failures.
0.rom_ctrl_stress_all.11194747214497123006016651983246155963268355676924068962074726268025012060555
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_stress_all/latest/run.log
1.rom_ctrl_stress_all.85795106422895901095261465992052046853043684011278126936716946973894012084779
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_stress_all/latest/run.log
... and 48 more failures.
0.rom_ctrl_max_throughput_chk.90911008851282170324303138136147377985265291928281819607564136631732507393275
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_max_throughput_chk/latest/run.log
1.rom_ctrl_max_throughput_chk.64254330677681354389214917556034721158657794922931738428366767748927110058957
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_max_throughput_chk/latest/run.log
... and 48 more failures.
0.rom_ctrl_corrupt_sig_fatal_chk.90676862772759440130946326811101511468283602624751552415933918328328882071920
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
1.rom_ctrl_corrupt_sig_fatal_chk.36067640753172130896195065564371164327512158991798616239356372535653509752808
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
... and 48 more failures.
0.rom_ctrl_kmac_err_chk.97807063712889891050724684142161840102548896005658732261737277022152283188757
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/0.rom_ctrl_kmac_err_chk/latest/run.log
1.rom_ctrl_kmac_err_chk.47066472294636448888640650422263462112026599526428695641834045066100838349147
Log /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/1.rom_ctrl_kmac_err_chk/latest/run.log
... and 48 more failures.
tar (child): /container/opentitan-public/scratch/os_regression/rom_ctrl-sim-vcs/default/output.tar.gz: Cannot open: No such file or directory tar (child): Error is not recoverable: exiting now tar: Child returned status * tar: Error is not recoverable: exiting now
has 1 failures: