8b2da8db5e
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_flash_and_tpm | 14.652m | 384.753ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.350s | 39.572us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 2.910s | 502.840us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 40.760s | 5.401ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 21.910s | 15.032ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 4.020s | 61.790us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 2.910s | 502.840us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 21.910s | 15.032ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 0.700s | 10.436us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 2.180s | 140.668us | 5 | 5 | 100.00 |
V1 | TOTAL | 115 | 115 | 100.00 | |||
V2 | csb_read | spi_device_csb_read | 0.830s | 66.992us | 50 | 50 | 100.00 |
V2 | mem_parity | spi_device_mem_parity | 0.740s | 5.657us | 0 | 20 | 0.00 |
V2 | mem_cfg | spi_device_ram_cfg | 0.730s | 35.697us | 1 | 1 | 100.00 |
V2 | tpm_read | spi_device_tpm_rw | 8.790s | 156.498us | 50 | 50 | 100.00 |
V2 | tpm_write | spi_device_tpm_rw | 8.790s | 156.498us | 50 | 50 | 100.00 |
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 20.080s | 45.852ms | 50 | 50 | 100.00 |
spi_device_tpm_sts_read | 1.030s | 187.835us | 50 | 50 | 100.00 | ||
V2 | tpm_fully_random_case | spi_device_tpm_all | 45.090s | 7.819ms | 50 | 50 | 100.00 |
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 31.620s | 12.745ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 39.570s | 12.792ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 39.570s | 12.792ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | cmd_info_slots | spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 |
V2 | cmd_read_status | spi_device_intercept | 38.890s | 16.532ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_jedec | spi_device_intercept | 38.890s | 16.532ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_sfdp | spi_device_intercept | 38.890s | 16.532ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | cmd_fast_read | spi_device_intercept | 38.890s | 16.532ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | cmd_read_pipeline | spi_device_intercept | 38.890s | 16.532ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | flash_cmd_upload | spi_device_upload | 43.020s | 14.885ms | 50 | 50 | 100.00 |
V2 | mailbox_command | spi_device_mailbox | 1.558m | 39.698ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_outside_command | spi_device_mailbox | 1.558m | 39.698ms | 50 | 50 | 100.00 |
V2 | mailbox_cross_inside_command | spi_device_mailbox | 1.558m | 39.698ms | 50 | 50 | 100.00 |
V2 | cmd_read_buffer | spi_device_flash_mode | 49.110s | 12.181ms | 50 | 50 | 100.00 |
spi_device_read_buffer_direct | 23.510s | 2.424ms | 50 | 50 | 100.00 | ||
V2 | cmd_dummy_cycle | spi_device_mailbox | 1.558m | 39.698ms | 50 | 50 | 100.00 |
spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 | ||
V2 | quad_spi | spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 |
V2 | dual_spi | spi_device_flash_all | 8.336m | 138.932ms | 50 | 50 | 100.00 |
V2 | 4b_3b_feature | spi_device_cfg_cmd | 25.350s | 6.139ms | 50 | 50 | 100.00 |
V2 | write_enable_disable | spi_device_cfg_cmd | 25.350s | 6.139ms | 50 | 50 | 100.00 |
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 14.652m | 384.753ms | 50 | 50 | 100.00 |
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 8.970m | 1.498s | 50 | 50 | 100.00 |
V2 | stress_all | spi_device_stress_all | 19.613m | 604.950ms | 50 | 50 | 100.00 |
V2 | alert_test | spi_device_alert_test | 0.790s | 11.863us | 50 | 50 | 100.00 |
V2 | intr_test | spi_device_intr_test | 0.780s | 16.403us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 5.310s | 214.345us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 5.310s | 214.345us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.350s | 39.572us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.910s | 502.840us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 21.910s | 15.032ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.500s | 220.826us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.350s | 39.572us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.910s | 502.840us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 21.910s | 15.032ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.500s | 220.826us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 941 | 961 | 97.92 | |||
V2S | tl_intg_err | spi_device_sec_cm | 1.370s | 245.785us | 5 | 5 | 100.00 |
spi_device_tl_intg_err | 22.860s | 6.548ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 22.860s | 6.548ms | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
Unmapped tests | spi_device_flash_mode_ignore_cmds | 6.436m | 53.922ms | 50 | 50 | 100.00 | |
TOTAL | 1131 | 1151 | 98.26 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 1 | 100.00 |
V1 | 8 | 8 | 8 | 100.00 |
V2 | 22 | 22 | 21 | 95.45 |
V2S | 2 | 2 | 2 | 100.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
96.04 | 98.38 | 93.99 | 98.62 | 89.36 | 97.19 | 95.45 | 99.26 |
UVM_ERROR (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[*])
has 20 failures:
0.spi_device_mem_parity.48474755889600302525660202465765015258563892804918695260213014980539681438463
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/0.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 1970058 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[69])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 1970058 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 1970058 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[965])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
1.spi_device_mem_parity.87024019865490224159748313009990111298629782434404921764806103841406934431151
Line 250, in log /container/opentitan-public/scratch/os_regression/spi_device_1r1w-sim-vcs/1.spi_device_mem_parity/latest/run.log
UVM_ERROR @ 2127038 ps: (uvm_hdl_vcs.c:992) [UVM/DPI/HDL_SET] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[57])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
UVM_ERROR @ 2127038 ps: (spi_device_mem_parity_vseq.sv:44) [uvm_test_top.env.virtual_sequencer.spi_device_mem_parity_vseq] Check failed (uvm_hdl_read(egress_path, mem_data))
UVM_ERROR @ 2127038 ps: (uvm_hdl_vcs.c:1142) [UVM/DPI/HDL_DEPOSIT] set: unable to locate hdl path (tb.dut.u_spid_dpram.gen_ram2p.u_memory_2p.u_mem.gen_generic.u_impl_generic.mem[953])
Either the name is incorrect, or you may not have PLI/ACC visibility to that name
... and 18 more failures.