Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.44 96.47 89.29 100.00 100.00 71.43 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 782961264 3835 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 782961264 3835 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 782961264 3835 0 0
T14 192213 0 0 0
T23 280519 1 0 0
T24 91604 1 0 0
T25 354629 1 0 0
T26 236867 4 0 0
T41 263318 4 0 0
T47 294671 1 0 0
T85 489776 9 0 0
T91 56526 1 0 0
T158 207713 2 0 0
T163 78486 4 0 0
T164 0 8 0 0
T166 0 4 0 0
T181 367094 1 0 0
T286 222853 0 0 0
T300 0 2 0 0
T301 0 4 0 0
T302 0 5 0 0
T303 804651 0 0 0
T304 542477 0 0 0
T305 670764 0 0 0
T306 294759 0 0 0
T307 254840 0 0 0
T308 506840 0 0 0
T309 261663 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 782961264 3835 0 0
T14 192213 0 0 0
T23 280519 1 0 0
T24 91604 1 0 0
T25 354629 1 0 0
T26 236867 4 0 0
T41 263318 4 0 0
T47 294671 1 0 0
T85 489776 9 0 0
T91 56526 1 0 0
T158 207713 2 0 0
T163 78486 4 0 0
T164 0 8 0 0
T166 0 4 0 0
T181 367094 1 0 0
T286 222853 0 0 0
T300 0 2 0 0
T301 0 4 0 0
T302 0 5 0 0
T303 804651 0 0 0
T304 542477 0 0 0
T305 670764 0 0 0
T306 294759 0 0 0
T307 254840 0 0 0
T308 506840 0 0 0
T309 261663 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 391480632 27 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 391480632 27 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 391480632 27 0 0
T14 192213 0 0 0
T163 78486 4 0 0
T164 0 8 0 0
T166 0 4 0 0
T286 222853 0 0 0
T300 0 2 0 0
T301 0 4 0 0
T302 0 5 0 0
T303 804651 0 0 0
T304 542477 0 0 0
T305 670764 0 0 0
T306 294759 0 0 0
T307 254840 0 0 0
T308 506840 0 0 0
T309 261663 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 391480632 27 0 0
T14 192213 0 0 0
T163 78486 4 0 0
T164 0 8 0 0
T166 0 4 0 0
T286 222853 0 0 0
T300 0 2 0 0
T301 0 4 0 0
T302 0 5 0 0
T303 804651 0 0 0
T304 542477 0 0 0
T305 670764 0 0 0
T306 294759 0 0 0
T307 254840 0 0 0
T308 506840 0 0 0
T309 261663 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 391480632 3808 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 391480632 3808 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 391480632 3808 0 0
T23 280519 1 0 0
T24 91604 1 0 0
T25 354629 1 0 0
T26 236867 4 0 0
T41 263318 4 0 0
T47 294671 1 0 0
T85 489776 9 0 0
T91 56526 1 0 0
T158 207713 2 0 0
T181 367094 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 391480632 3808 0 0
T23 280519 1 0 0
T24 91604 1 0 0
T25 354629 1 0 0
T26 236867 4 0 0
T41 263318 4 0 0
T47 294671 1 0 0
T85 489776 9 0 0
T91 56526 1 0 0
T158 207713 2 0 0
T181 367094 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%