Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T17,T44 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46,T17,T44 |
1 | 1 | Covered | T46,T17,T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T44,T45 |
1 | 0 | Covered | T46,T17,T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46,T17,T44 |
1 | 1 | Covered | T46,T17,T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T44,T45 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T44,T45 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T44,T45 |
1 | 1 | Covered | T17,T44,T45 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T17,T44,T45 |
1 | - | Covered | T17,T44,T45 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T44,T45 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T44,T45 |
1 | 1 | Covered | T17,T44,T45 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46,T17,T44 |
0 |
0 |
1 |
Covered |
T46,T17,T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46,T17,T44 |
0 |
0 |
1 |
Covered |
T46,T17,T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
34170 |
0 |
0 |
T14 |
155139 |
0 |
0 |
0 |
T17 |
132273 |
3836 |
0 |
0 |
T20 |
427332 |
0 |
0 |
0 |
T44 |
0 |
2178 |
0 |
0 |
T45 |
0 |
3675 |
0 |
0 |
T46 |
0 |
267 |
0 |
0 |
T47 |
0 |
394 |
0 |
0 |
T48 |
0 |
333 |
0 |
0 |
T49 |
46600 |
3244 |
0 |
0 |
T50 |
0 |
1821 |
0 |
0 |
T51 |
0 |
1904 |
0 |
0 |
T52 |
23720 |
1439 |
0 |
0 |
T53 |
0 |
3902 |
0 |
0 |
T70 |
0 |
1290 |
0 |
0 |
T71 |
0 |
1380 |
0 |
0 |
T99 |
0 |
1991 |
0 |
0 |
T100 |
0 |
2105 |
0 |
0 |
T101 |
0 |
2189 |
0 |
0 |
T102 |
15465 |
0 |
0 |
0 |
T103 |
48997 |
0 |
0 |
0 |
T104 |
24100 |
0 |
0 |
0 |
T105 |
16476 |
0 |
0 |
0 |
T106 |
10948 |
0 |
0 |
0 |
T107 |
39528 |
0 |
0 |
0 |
T108 |
16764 |
0 |
0 |
0 |
T231 |
40215 |
0 |
0 |
0 |
T306 |
55523 |
0 |
0 |
0 |
T379 |
42421 |
0 |
0 |
0 |
T421 |
0 |
1314 |
0 |
0 |
T422 |
38732 |
0 |
0 |
0 |
T423 |
16739 |
0 |
0 |
0 |
T424 |
55813 |
0 |
0 |
0 |
T425 |
94792 |
0 |
0 |
0 |
T426 |
267490 |
0 |
0 |
0 |
T427 |
46362 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34278550 |
29837800 |
0 |
0 |
T1 |
17525 |
13475 |
0 |
0 |
T2 |
58575 |
54400 |
0 |
0 |
T3 |
10425 |
6350 |
0 |
0 |
T4 |
218600 |
211450 |
0 |
0 |
T30 |
32000 |
27950 |
0 |
0 |
T39 |
39950 |
35900 |
0 |
0 |
T80 |
14700 |
10675 |
0 |
0 |
T81 |
34975 |
30875 |
0 |
0 |
T82 |
8300 |
4275 |
0 |
0 |
T83 |
12800 |
8700 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
85 |
0 |
0 |
T14 |
155139 |
0 |
0 |
0 |
T17 |
132273 |
10 |
0 |
0 |
T20 |
427332 |
0 |
0 |
0 |
T44 |
0 |
5 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
46600 |
9 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
23720 |
3 |
0 |
0 |
T53 |
0 |
10 |
0 |
0 |
T70 |
0 |
3 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T99 |
0 |
5 |
0 |
0 |
T100 |
0 |
5 |
0 |
0 |
T101 |
0 |
5 |
0 |
0 |
T102 |
15465 |
0 |
0 |
0 |
T103 |
48997 |
0 |
0 |
0 |
T104 |
24100 |
0 |
0 |
0 |
T105 |
16476 |
0 |
0 |
0 |
T106 |
10948 |
0 |
0 |
0 |
T107 |
39528 |
0 |
0 |
0 |
T108 |
16764 |
0 |
0 |
0 |
T231 |
40215 |
0 |
0 |
0 |
T306 |
55523 |
0 |
0 |
0 |
T379 |
42421 |
0 |
0 |
0 |
T421 |
0 |
3 |
0 |
0 |
T422 |
38732 |
0 |
0 |
0 |
T423 |
16739 |
0 |
0 |
0 |
T424 |
55813 |
0 |
0 |
0 |
T425 |
94792 |
0 |
0 |
0 |
T426 |
267490 |
0 |
0 |
0 |
T427 |
46362 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1174100 |
1166325 |
0 |
0 |
T2 |
3990675 |
3978300 |
0 |
0 |
T3 |
566375 |
556025 |
0 |
0 |
T4 |
24849850 |
24796525 |
0 |
0 |
T30 |
1429375 |
1418750 |
0 |
0 |
T39 |
4125250 |
4113125 |
0 |
0 |
T80 |
1033000 |
1023525 |
0 |
0 |
T81 |
3453750 |
3443150 |
0 |
0 |
T82 |
468325 |
452700 |
0 |
0 |
T83 |
933350 |
914550 |
0 |
0 |