Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 10 | 45.45 |
| CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
| ALWAYS | 60 | 6 | 4 | 66.67 |
| CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
| ALWAYS | 104 | 9 | 5 | 55.56 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
0 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
0 |
1 |
| 64 |
1 |
1 |
| 65 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
0 |
1 |
| 98 |
0 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
0 |
1 |
| 113 |
0 |
1 |
| 114 |
1 |
1 |
| 123 |
0 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
0 |
1 |
| 145 |
0 |
1 |
| 187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
| Conditions | 11 | 4 | 36.36 |
| Logical | 11 | 4 | 36.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
4 |
50.00 |
| IF |
60 |
4 |
2 |
50.00 |
| IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| ALWAYS | 60 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 65 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
1 |
1 |
| 98 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 114 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
| 187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T17,T44,T45 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T17,T44,T45 |
| 1 | 1 | Covered | T17,T44,T45 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T17,T44,T45 |
| 1 | 0 | Covered | T17,T44,T45 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T17,T44,T45 |
| 1 | 1 | Covered | T17,T44,T45 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T17,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
60 |
4 |
4 |
100.00 |
| IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T44,T45 |
| 0 |
0 |
1 |
Covered |
T17,T44,T45 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T17,T44,T45 |
| 0 |
0 |
1 |
Covered |
T17,T44,T45 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
12910 |
0 |
0 |
| T14 |
155139 |
0 |
0 |
0 |
| T17 |
132273 |
1481 |
0 |
0 |
| T20 |
427332 |
0 |
0 |
0 |
| T44 |
0 |
907 |
0 |
0 |
| T45 |
0 |
1484 |
0 |
0 |
| T49 |
0 |
2357 |
0 |
0 |
| T50 |
0 |
640 |
0 |
0 |
| T51 |
0 |
1000 |
0 |
0 |
| T53 |
0 |
1569 |
0 |
0 |
| T99 |
0 |
796 |
0 |
0 |
| T100 |
0 |
843 |
0 |
0 |
| T101 |
0 |
925 |
0 |
0 |
| T102 |
15465 |
0 |
0 |
0 |
| T103 |
48997 |
0 |
0 |
0 |
| T104 |
24100 |
0 |
0 |
0 |
| T105 |
16476 |
0 |
0 |
0 |
| T106 |
10948 |
0 |
0 |
0 |
| T107 |
39528 |
0 |
0 |
0 |
| T108 |
16764 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1371142 |
1193512 |
0 |
0 |
| T1 |
701 |
539 |
0 |
0 |
| T2 |
2343 |
2176 |
0 |
0 |
| T3 |
417 |
254 |
0 |
0 |
| T4 |
8744 |
8458 |
0 |
0 |
| T30 |
1280 |
1118 |
0 |
0 |
| T39 |
1598 |
1436 |
0 |
0 |
| T80 |
588 |
427 |
0 |
0 |
| T81 |
1399 |
1235 |
0 |
0 |
| T82 |
332 |
171 |
0 |
0 |
| T83 |
512 |
348 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
31 |
0 |
0 |
| T14 |
155139 |
0 |
0 |
0 |
| T17 |
132273 |
4 |
0 |
0 |
| T20 |
427332 |
0 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T49 |
0 |
6 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
15465 |
0 |
0 |
0 |
| T103 |
48997 |
0 |
0 |
0 |
| T104 |
24100 |
0 |
0 |
0 |
| T105 |
16476 |
0 |
0 |
0 |
| T106 |
10948 |
0 |
0 |
0 |
| T107 |
39528 |
0 |
0 |
0 |
| T108 |
16764 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102878590 |
102230230 |
0 |
0 |
| T1 |
46964 |
46653 |
0 |
0 |
| T2 |
159627 |
159132 |
0 |
0 |
| T3 |
22655 |
22241 |
0 |
0 |
| T4 |
993994 |
991861 |
0 |
0 |
| T30 |
57175 |
56750 |
0 |
0 |
| T39 |
165010 |
164525 |
0 |
0 |
| T80 |
41320 |
40941 |
0 |
0 |
| T81 |
138150 |
137726 |
0 |
0 |
| T82 |
18733 |
18108 |
0 |
0 |
| T83 |
37334 |
36582 |
0 |
0 |