| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 87.69 | 94.12 | 89.29 | 86.88 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 87.69 | 94.12 | 89.29 | 86.88 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 88.62 | 98.93 | 80.05 | 97.97 | 74.16 | 92.00 | u_pinmux_aon![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 96.12 | 99.83 | 100.00 | 90.78 | 100.00 | 90.00 | u_rv_plic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 87.69 | 94.12 | 89.29 | 86.88 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 87.69 | 94.12 | 89.29 | 86.88 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T166,T25,T230 | Yes | T166,T25,T230 | INPUT |
| alert_req_i | Yes | Yes | T17,T187,T188 | Yes | T17,T187,T188 | INPUT |
| alert_ack_o | Yes | Yes | T17,T187,T188 | Yes | T17,T187,T188 | OUTPUT |
| alert_state_o | Yes | Yes | T17,T187,T188 | Yes | T17,T187,T188 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T17,T166,T346 | Yes | T17,T166,T346 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T346,T131,T33 | Yes | T346,T131,T33 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T346,T131,T33 | Yes | T346,T131,T33 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T17,T166,T346 | Yes | T17,T166,T346 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T166,T25,T230 | Yes | T166,T25,T230 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T166,T25,T131 | Yes | T166,T25,T131 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T131,T33,T34 | Yes | T131,T33,T34 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T131,T33,T34 | Yes | T131,T33,T34 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T166,T25,T131 | Yes | T166,T25,T131 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T123,T124,T125 | Yes | T123,T124,T125 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T33,T123,T34 | Yes | T33,T123,T34 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T33,T123,T34 | Yes | T33,T123,T34 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T123,T124,T125 | Yes | T123,T124,T125 | INPUT |
| alert_req_i | Yes | Yes | T135 | Yes | T133,T134,T135 | INPUT |
| alert_ack_o | Yes | Yes | T133,T134,T135 | Yes | T133,T134,T135 | OUTPUT |
| alert_state_o | Yes | Yes | T135 | Yes | T133,T134,T135 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T131,T33,T123 | Yes | T131,T33,T123 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T131,T33,T34 | Yes | T131,T33,T34 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T131,T33,T34 | Yes | T131,T33,T34 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T131,T33,T123 | Yes | T131,T33,T123 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T123,T124,T125 | Yes | T123,T124,T125 | INPUT |
| alert_req_i | Yes | Yes | T420 | Yes | T389,T390,T391 | INPUT |
| alert_ack_o | Yes | Yes | T389,T390,T391 | Yes | T389,T390,T391 | OUTPUT |
| alert_state_o | Yes | Yes | T420 | Yes | T389,T390,T391 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T346,T389,T131 | Yes | T346,T389,T131 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T346,T131,T33 | Yes | T346,T131,T33 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T346,T131,T33 | Yes | T346,T131,T33 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T346,T389,T131 | Yes | T346,T389,T131 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T123,T124,T125 | Yes | T123,T124,T125 | INPUT |
| alert_req_i | Yes | Yes | T17,T161 | Yes | T17,T161 | INPUT |
| alert_ack_o | Yes | Yes | T17,T161 | Yes | T17,T161 | OUTPUT |
| alert_state_o | Yes | Yes | T17,T161 | Yes | T17,T161 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T17,T161,T33 | Yes | T17,T161,T33 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T17,T161,T33 | Yes | T17,T161,T33 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| rst_ni | Yes | Yes | T17,T18,T19 | Yes | T4,T5,T6 | INPUT |
| alert_test_i | Yes | Yes | T123,T124,T125 | Yes | T123,T124,T125 | INPUT |
| alert_req_i | Yes | Yes | T187,T188,T267 | Yes | T187,T188,T267 | INPUT |
| alert_ack_o | Yes | Yes | T187,T188,T267 | Yes | T187,T188,T267 | OUTPUT |
| alert_state_o | Yes | Yes | T187,T188,T267 | Yes | T187,T188,T267 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T187,T188,T267 | Yes | T187,T188,T267 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T33,T34,T35 | Yes | T33,T34,T35 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T187,T188,T267 | Yes | T187,T188,T267 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |