Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
211 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
211 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
211 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
211 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
6 |
0 |
0 |
T393 |
0 |
9 |
0 |
0 |
T413 |
0 |
1 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
214 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
8 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T413 |
0 |
7 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
214 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
8 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T413 |
0 |
7 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
214 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
8 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T413 |
0 |
7 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
214 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
8 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
11 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
8 |
0 |
0 |
T413 |
0 |
7 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T423 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T423 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
219 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
18 |
0 |
0 |
T392 |
0 |
10 |
0 |
0 |
T393 |
0 |
1 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
219 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
18 |
0 |
0 |
T392 |
0 |
10 |
0 |
0 |
T393 |
0 |
1 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T423 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T423 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
219 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
18 |
0 |
0 |
T392 |
0 |
10 |
0 |
0 |
T393 |
0 |
1 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
219 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
6 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
18 |
0 |
0 |
T392 |
0 |
10 |
0 |
0 |
T393 |
0 |
1 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
214 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
11 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
214 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
11 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T146,T147,T393 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T146,T147,T393 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
214 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
11 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
214 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
10 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
21 |
0 |
0 |
T392 |
0 |
5 |
0 |
0 |
T393 |
0 |
11 |
0 |
0 |
T413 |
0 |
9 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T147,T393,T423 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T147,T393,T423 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
193 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
17 |
0 |
0 |
T413 |
0 |
11 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
193 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
17 |
0 |
0 |
T413 |
0 |
11 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T8,T9,T146 |
1 | 1 | Covered | T147,T393,T423 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T8,T9,T146 |
1 | 0 | Covered | T147,T393,T423 |
1 | 1 | Covered | T8,T9,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
193 |
0 |
0 |
T8 |
251576 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
17 |
0 |
0 |
T413 |
0 |
11 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
59101 |
0 |
0 |
0 |
T426 |
42464 |
0 |
0 |
0 |
T427 |
65180 |
0 |
0 |
0 |
T428 |
49147 |
0 |
0 |
0 |
T429 |
311050 |
0 |
0 |
0 |
T430 |
137189 |
0 |
0 |
0 |
T431 |
298196 |
0 |
0 |
0 |
T432 |
22538 |
0 |
0 |
0 |
T433 |
35918 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
193 |
0 |
0 |
T8 |
2360 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T391 |
0 |
12 |
0 |
0 |
T392 |
0 |
2 |
0 |
0 |
T393 |
0 |
17 |
0 |
0 |
T413 |
0 |
11 |
0 |
0 |
T423 |
0 |
2 |
0 |
0 |
T424 |
0 |
2 |
0 |
0 |
T425 |
822 |
0 |
0 |
0 |
T426 |
1152 |
0 |
0 |
0 |
T427 |
824 |
0 |
0 |
0 |
T428 |
672 |
0 |
0 |
0 |
T429 |
2851 |
0 |
0 |
0 |
T430 |
2963 |
0 |
0 |
0 |
T431 |
2742 |
0 |
0 |
0 |
T432 |
384 |
0 |
0 |
0 |
T433 |
500 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777540 |
219 |
0 |
0 |
T1 |
565 |
2 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
811 |
0 |
0 |
0 |
T98 |
370 |
0 |
0 |
0 |
T99 |
3412 |
0 |
0 |
0 |
T100 |
1532 |
0 |
0 |
0 |
T101 |
438 |
0 |
0 |
0 |
T102 |
440 |
0 |
0 |
0 |
T103 |
314 |
0 |
0 |
0 |
T104 |
2357 |
0 |
0 |
0 |
T105 |
844 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148831138 |
222 |
0 |
0 |
T1 |
35634 |
3 |
0 |
0 |
T2 |
0 |
2 |
0 |
0 |
T3 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
67724 |
0 |
0 |
0 |
T98 |
9231 |
0 |
0 |
0 |
T99 |
400848 |
0 |
0 |
0 |
T100 |
90695 |
0 |
0 |
0 |
T101 |
25128 |
0 |
0 |
0 |
T102 |
29823 |
0 |
0 |
0 |
T103 |
15432 |
0 |
0 |
0 |
T104 |
144425 |
0 |
0 |
0 |
T105 |
74430 |
0 |
0 |
0 |