Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1908 | 
1908 | 
0 | 
0 | 
| T1 | 
2 | 
2 | 
0 | 
0 | 
| T2 | 
2 | 
2 | 
0 | 
0 | 
| T3 | 
2 | 
2 | 
0 | 
0 | 
| T4 | 
2 | 
2 | 
0 | 
0 | 
| T5 | 
2 | 
2 | 
0 | 
0 | 
| T6 | 
2 | 
2 | 
0 | 
0 | 
| T7 | 
2 | 
2 | 
0 | 
0 | 
| T8 | 
2 | 
2 | 
0 | 
0 | 
| T9 | 
2 | 
2 | 
0 | 
0 | 
| T10 | 
2 | 
2 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46495992 | 
45437890 | 
0 | 
0 | 
| T1 | 
4916 | 
4758 | 
0 | 
0 | 
| T2 | 
6902 | 
6764 | 
0 | 
0 | 
| T3 | 
3966 | 
3864 | 
0 | 
0 | 
| T4 | 
6858 | 
6730 | 
0 | 
0 | 
| T5 | 
15186 | 
15030 | 
0 | 
0 | 
| T6 | 
4576 | 
4256 | 
0 | 
0 | 
| T7 | 
7920 | 
7760 | 
0 | 
0 | 
| T8 | 
4524 | 
4398 | 
0 | 
0 | 
| T9 | 
10656 | 
10458 | 
0 | 
0 | 
| T10 | 
2598 | 
1972 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46495992 | 
45395260 | 
0 | 
5724 | 
| T1 | 
4916 | 
4752 | 
0 | 
6 | 
| T2 | 
6902 | 
6758 | 
0 | 
6 | 
| T3 | 
3966 | 
3858 | 
0 | 
6 | 
| T4 | 
6858 | 
6724 | 
0 | 
6 | 
| T5 | 
15186 | 
15024 | 
0 | 
6 | 
| T6 | 
4576 | 
4244 | 
0 | 
6 | 
| T7 | 
7920 | 
7754 | 
0 | 
6 | 
| T8 | 
4524 | 
4392 | 
0 | 
6 | 
| T9 | 
10656 | 
10452 | 
0 | 
6 | 
| T10 | 
2598 | 
1948 | 
0 | 
6 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync_dft_en
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync_dft_en
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
954 | 
954 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23247996 | 
22718945 | 
0 | 
0 | 
| T1 | 
2458 | 
2379 | 
0 | 
0 | 
| T2 | 
3451 | 
3382 | 
0 | 
0 | 
| T3 | 
1983 | 
1932 | 
0 | 
0 | 
| T4 | 
3429 | 
3365 | 
0 | 
0 | 
| T5 | 
7593 | 
7515 | 
0 | 
0 | 
| T6 | 
2288 | 
2128 | 
0 | 
0 | 
| T7 | 
3960 | 
3880 | 
0 | 
0 | 
| T8 | 
2262 | 
2199 | 
0 | 
0 | 
| T9 | 
5328 | 
5229 | 
0 | 
0 | 
| T10 | 
1299 | 
986 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23247996 | 
22697630 | 
0 | 
2862 | 
| T1 | 
2458 | 
2376 | 
0 | 
3 | 
| T2 | 
3451 | 
3379 | 
0 | 
3 | 
| T3 | 
1983 | 
1929 | 
0 | 
3 | 
| T4 | 
3429 | 
3362 | 
0 | 
3 | 
| T5 | 
7593 | 
7512 | 
0 | 
3 | 
| T6 | 
2288 | 
2122 | 
0 | 
3 | 
| T7 | 
3960 | 
3877 | 
0 | 
3 | 
| T8 | 
2262 | 
2196 | 
0 | 
3 | 
| T9 | 
5328 | 
5226 | 
0 | 
3 | 
| T10 | 
1299 | 
974 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_prim_lc_sync_hw_debug_en
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prim_lc_sync_hw_debug_en
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
954 | 
954 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23247996 | 
22718945 | 
0 | 
0 | 
| T1 | 
2458 | 
2379 | 
0 | 
0 | 
| T2 | 
3451 | 
3382 | 
0 | 
0 | 
| T3 | 
1983 | 
1932 | 
0 | 
0 | 
| T4 | 
3429 | 
3365 | 
0 | 
0 | 
| T5 | 
7593 | 
7515 | 
0 | 
0 | 
| T6 | 
2288 | 
2128 | 
0 | 
0 | 
| T7 | 
3960 | 
3880 | 
0 | 
0 | 
| T8 | 
2262 | 
2199 | 
0 | 
0 | 
| T9 | 
5328 | 
5229 | 
0 | 
0 | 
| T10 | 
1299 | 
986 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
23247996 | 
22697630 | 
0 | 
2862 | 
| T1 | 
2458 | 
2376 | 
0 | 
3 | 
| T2 | 
3451 | 
3379 | 
0 | 
3 | 
| T3 | 
1983 | 
1929 | 
0 | 
3 | 
| T4 | 
3429 | 
3362 | 
0 | 
3 | 
| T5 | 
7593 | 
7512 | 
0 | 
3 | 
| T6 | 
2288 | 
2122 | 
0 | 
3 | 
| T7 | 
3960 | 
3877 | 
0 | 
3 | 
| T8 | 
2262 | 
2196 | 
0 | 
3 | 
| T9 | 
5328 | 
5226 | 
0 | 
3 | 
| T10 | 
1299 | 
974 | 
0 | 
3 |