| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 370 | 0 | 10 | 
| Category 0 | 370 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 370 | 0 | 10 | 
| Severity 0 | 370 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 370 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| Success | 369 | 99.73 | 
| Failure | 0 | 0.00 | 
| Incomplete | 3 | 0.81 | 
| Without Attempts | 0 | 0.00 | 
| Excluded | 1 | 0.27 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_cdc.u_sync_rom_ctrl.gen_flops.gen_stable_chks.OutputDelay_A | 0 | 0 | 19915584 | 19369466 | 0 | 2562 | |
| tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A | 0 | 0 | 23247996 | 22697630 | 0 | 2862 | |
| tb.dut.u_prim_lc_sync_hw_debug_en.gen_flops.OutputDelay_A | 0 | 0 | 23247996 | 22697630 | 0 | 2862 | 
| ASSERTIONS | CATEGORY | SEVERITY | EXCLUSION | EXCLUDE ANNOTATION | SRC | 
| tb.dut.u_esc_timeout.u_ref_timeout.SyncReqAckHoldReq | 0 | 0 | Excluded | [UNR] Input req_chk_i is tied to constant 0 and src_req_i to constant 1 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 23815497 | 683 | 683 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 23815497 | 43 | 43 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 23815497 | 50 | 50 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 23815497 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 23815497 | 15 | 15 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 23815497 | 26 | 26 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 23815497 | 24 | 24 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 23815497 | 1277 | 1277 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 23815497 | 6429 | 6429 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 23815497 | 132114 | 132114 | 1050 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 23815497 | 683 | 683 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 23815497 | 43 | 43 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 23815497 | 50 | 50 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 23815497 | 34 | 34 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 23815497 | 15 | 15 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 23815497 | 26 | 26 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 23815497 | 24 | 24 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 23815497 | 1277 | 1277 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 23815497 | 6429 | 6429 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 23815497 | 132114 | 132114 | 1050 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |