| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 733 | 0 | 10 | 
| Category 0 | 733 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 733 | 0 | 10 | 
| Severity 0 | 733 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 733 | 100.00 | 
| Uncovered | 4 | 0.55 | 
| Success | 729 | 99.45 | 
| Failure | 0 | 0.00 | 
| Incomplete | 0 | 0.00 | 
| Without Attempts | 0 | 0.00 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.rstmgr_rst_en_track_sva_if.DAonRstPorAonEnTracksRstPorAonActive_A | 0 | 0 | 1625810 | 0 | 0 | 0 | |
| tb.dut.rstmgr_rst_en_track_sva_if.DAonRstPorEnTracksRstPorInactive_A | 0 | 0 | 53666350 | 0 | 0 | 0 | |
| tb.dut.rstmgr_rst_en_track_sva_if.DAonRstPorIoDiv4EnTracksRstPorIoDiv4Active_A | 0 | 0 | 12879690 | 0 | 0 | 0 | |
| tb.dut.rstmgr_rst_en_track_sva_if.DAonRstPorIoEnTracksRstPorIoInactive_A | 0 | 0 | 51518509 | 0 | 0 | 0 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 12213043 | 6830 | 6830 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 12213043 | 2510 | 2510 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 12213043 | 2515 | 2515 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 12213043 | 1751 | 1751 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 12213043 | 99 | 99 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 12213043 | 1391 | 1391 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 12213043 | 1193 | 1193 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 12213043 | 3924 | 3924 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 12213043 | 44652 | 44652 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 12213043 | 462977 | 462977 | 455 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 12213043 | 6830 | 6830 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 12213043 | 2510 | 2510 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 12213043 | 2515 | 2515 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 12213043 | 1751 | 1751 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 12213043 | 99 | 99 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 12213043 | 1391 | 1391 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 12213043 | 1193 | 1193 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 12213043 | 3924 | 3924 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 12213043 | 44652 | 44652 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 12213043 | 462977 | 462977 | 455 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |