AES/MASKED Simulation Results

Wednesday October 25 2023 19:02:24 UTC

GitHub Revision: 36fe17501

Branch: os_regression

Testplan

Simulator: XCELIUM

Build randomization enabled with --build-seed 73206971735528051817380869634782189547246915888580460230181224241798087620702

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 3.000s 103.398us 1 1 100.00
V1 smoke aes_smoke 5.000s 104.633us 50 50 100.00
V1 csr_hw_reset aes_csr_hw_reset 3.000s 73.586us 5 5 100.00
V1 csr_rw aes_csr_rw 3.000s 65.112us 20 20 100.00
V1 csr_bit_bash aes_csr_bit_bash 7.000s 656.547us 5 5 100.00
V1 csr_aliasing aes_csr_aliasing 4.000s 188.636us 5 5 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 4.000s 72.281us 20 20 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 3.000s 65.112us 20 20 100.00
aes_csr_aliasing 4.000s 188.636us 5 5 100.00
V1 TOTAL 106 106 100.00
V2 algorithm aes_smoke 5.000s 104.633us 50 50 100.00
aes_config_error 14.000s 181.692us 50 50 100.00
aes_stress 6.000s 108.077us 50 50 100.00
V2 key_length aes_smoke 5.000s 104.633us 50 50 100.00
aes_config_error 14.000s 181.692us 50 50 100.00
aes_stress 6.000s 108.077us 50 50 100.00
V2 back2back aes_stress 6.000s 108.077us 50 50 100.00
aes_b2b 14.000s 405.396us 50 50 100.00
V2 backpressure aes_stress 6.000s 108.077us 50 50 100.00
V2 multi_message aes_smoke 5.000s 104.633us 50 50 100.00
aes_config_error 14.000s 181.692us 50 50 100.00
aes_stress 6.000s 108.077us 50 50 100.00
aes_alert_reset 9.000s 275.811us 50 50 100.00
V2 failure_test aes_man_cfg_err 5.000s 90.398us 50 50 100.00
aes_config_error 14.000s 181.692us 50 50 100.00
aes_alert_reset 9.000s 275.811us 50 50 100.00
V2 trigger_clear_test aes_clear 6.000s 177.692us 50 50 100.00
V2 nist_test_vectors aes_nist_vectors 12.000s 876.521us 1 1 100.00
V2 reset_recovery aes_alert_reset 9.000s 275.811us 50 50 100.00
V2 stress aes_stress 6.000s 108.077us 50 50 100.00
V2 sideload aes_stress 6.000s 108.077us 50 50 100.00
aes_sideload 5.000s 122.045us 50 50 100.00
V2 deinitialization aes_deinit 4.000s 158.927us 50 50 100.00
V2 stress_all aes_stress_all 30.000s 1.589ms 10 10 100.00
V2 alert_test aes_alert_test 13.000s 68.993us 50 50 100.00
V2 tl_d_oob_addr_access aes_tl_errors 5.000s 160.958us 20 20 100.00
V2 tl_d_illegal_access aes_tl_errors 5.000s 160.958us 20 20 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 3.000s 73.586us 5 5 100.00
aes_csr_rw 3.000s 65.112us 20 20 100.00
aes_csr_aliasing 4.000s 188.636us 5 5 100.00
aes_same_csr_outstanding 4.000s 123.670us 20 20 100.00
V2 tl_d_partial_access aes_csr_hw_reset 3.000s 73.586us 5 5 100.00
aes_csr_rw 3.000s 65.112us 20 20 100.00
aes_csr_aliasing 4.000s 188.636us 5 5 100.00
aes_same_csr_outstanding 4.000s 123.670us 20 20 100.00
V2 TOTAL 501 501 100.00
V2S reseeding aes_reseed 14.000s 322.584us 50 50 100.00
V2S fault_inject aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 4.000s 121.552us 20 20 100.00
V2S tl_intg_err aes_sec_cm 7.000s 707.496us 5 5 100.00
aes_tl_intg_err 5.000s 216.483us 20 20 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 5.000s 216.483us 20 20 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 9.000s 275.811us 50 50 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S sec_cm_main_config_sparse aes_smoke 5.000s 104.633us 50 50 100.00
aes_stress 6.000s 108.077us 50 50 100.00
aes_alert_reset 9.000s 275.811us 50 50 100.00
aes_core_fi 5.000s 186.045us 70 70 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 3.000s 90.806us 20 20 100.00
V2S sec_cm_aux_config_regwen aes_readability 4.000s 97.809us 50 50 100.00
aes_stress 6.000s 108.077us 50 50 100.00
V2S sec_cm_key_sideload aes_stress 6.000s 108.077us 50 50 100.00
aes_sideload 5.000s 122.045us 50 50 100.00
V2S sec_cm_key_sw_unreadable aes_readability 4.000s 97.809us 50 50 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 4.000s 97.809us 50 50 100.00
V2S sec_cm_key_sec_wipe aes_readability 4.000s 97.809us 50 50 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 4.000s 97.809us 50 50 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 4.000s 97.809us 50 50 100.00
V2S sec_cm_data_reg_key_sca aes_stress 6.000s 108.077us 50 50 100.00
V2S sec_cm_key_masking aes_stress 6.000s 108.077us 50 50 100.00
V2S sec_cm_main_fsm_sparse aes_fi 6.000s 191.340us 50 50 100.00
V2S sec_cm_main_fsm_redun aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 6.000s 191.340us 50 50 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 8.000s 101.045us 350 350 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 6.000s 191.340us 50 50 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_ctrl_sparse aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 9.000s 275.811us 50 50 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_ctr_fi 5.000s 123.280us 50 50 100.00
V2S sec_cm_data_reg_local_esc aes_fi 6.000s 191.340us 50 50 100.00
aes_control_fi 0 300 0.00
aes_cipher_fi 8.000s 101.045us 350 350 100.00
V2S TOTAL 685 985 69.54
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 23.000s 1.062ms 0 10 0.00
V3 TOTAL 0 10 0.00
TOTAL 1292 1602 80.65

Testplan Progress

Items Total Written Passing Progress
V1 7 7 7 100.00
V2 13 13 13 100.00
V2S 11 11 10 90.91
V3 1 1 0 0.00

Coverage Results

Coverage Dashboard

Score Block Branch Statement Expression Toggle Fsm Assertion CoverGroup
95.07 95.93 91.19 96.94 90.54 95.60 93.33 98.82 76.88

Failure Buckets

Past Results