c8985d6745
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | csrng_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | csrng_csr_hw_reset | 13.000s | 20.700us | 5 | 5 | 100.00 |
V1 | csr_rw | csrng_csr_rw | 14.000s | 25.971us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | csrng_csr_bit_bash | 23.000s | 711.828us | 5 | 5 | 100.00 |
V1 | csr_aliasing | csrng_csr_aliasing | 7.000s | 137.462us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 10.000s | 82.006us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 14.000s | 25.971us | 20 | 20 | 100.00 |
csrng_csr_aliasing | 7.000s | 137.462us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 105 | 52.38 | |||
V2 | interrupts | csrng_intr | 0 | 200 | 0.00 | ||
V2 | alerts | csrng_alert | 0 | 500 | 0.00 | ||
V2 | err | csrng_err | 0 | 500 | 0.00 | ||
V2 | cmds | csrng_cmds | 0 | 50 | 0.00 | ||
V2 | life cycle | csrng_cmds | 0 | 50 | 0.00 | ||
V2 | stress_all | csrng_stress_all | 0 | 50 | 0.00 | ||
V2 | intr_test | csrng_intr_test | 9.000s | 20.608us | 50 | 50 | 100.00 |
V2 | alert_test | csrng_alert_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | csrng_tl_errors | 14.000s | 216.288us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | csrng_tl_errors | 14.000s | 216.288us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 13.000s | 20.700us | 5 | 5 | 100.00 |
csrng_csr_rw | 14.000s | 25.971us | 20 | 20 | 100.00 | ||
csrng_csr_aliasing | 7.000s | 137.462us | 5 | 5 | 100.00 | ||
csrng_same_csr_outstanding | 13.000s | 64.788us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | csrng_csr_hw_reset | 13.000s | 20.700us | 5 | 5 | 100.00 |
csrng_csr_rw | 14.000s | 25.971us | 20 | 20 | 100.00 | ||
csrng_csr_aliasing | 7.000s | 137.462us | 5 | 5 | 100.00 | ||
csrng_same_csr_outstanding | 13.000s | 64.788us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1440 | 6.25 | |||
V2S | tl_intg_err | csrng_sec_cm | 0 | 5 | 0.00 | ||
csrng_tl_intg_err | 26.000s | 2.224ms | 20 | 20 | 100.00 | ||
V2S | sec_cm_config_regwen | csrng_regwen | 0 | 50 | 0.00 | ||
csrng_csr_rw | 14.000s | 25.971us | 20 | 20 | 100.00 | ||
V2S | sec_cm_config_mubi | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_intersig_mubi | csrng_stress_all | 0 | 50 | 0.00 | ||
V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_update_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_ctrl_mubi | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_constants_lc_gated | csrng_stress_all | 0 | 50 | 0.00 | ||
V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 0 | 500 | 0.00 | ||
V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 26.000s | 2.224ms | 20 | 20 | 100.00 |
V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
csrng_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 0 | 200 | 0.00 | ||
csrng_err | 0 | 500 | 0.00 | ||||
V2S | TOTAL | 20 | 75 | 26.67 | |||
V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 0 | 10 | 0.00 | ||
V3 | TOTAL | 0 | 10 | 0.00 | |||
TOTAL | 165 | 1630 | 10.12 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 5 | 83.33 |
V2 | 9 | 9 | 3 | 33.33 |
V2S | 3 | 3 | 1 | 33.33 |
V3 | 1 | 1 | 0 | 0.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
74.20 | 92.03 | 83.30 | 96.57 | 98.84 | 34.27 | -- | 100.00 | 23.11 |
launch_task.returncode != *, err: Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 733 failures:
0.csrng_smoke.110726162538048182035941908455355712266368584423748615448882274426779303882321
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_smoke/latest/run.log
1.csrng_smoke.6466664890251184568220329266638795138486683735667588478470870881851013037270
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_smoke/latest/run.log
... and 6 more failures.
0.csrng_stress_all.94112166996456068624173113775081103436363504376442508296582854626614418342596
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_stress_all/latest/run.log
1.csrng_stress_all.40784488292059498068430002520244116789867931084684487993421698494176593594010
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_stress_all/latest/run.log
... and 6 more failures.
0.csrng_alert.21628096395110292731567300065734313368265416893168818052237983459392219571213
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_alert/latest/run.log
1.csrng_alert.4898258573719408462668077808947377431492049048868354849409239266559796611786
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_alert/latest/run.log
... and 81 more failures.
0.csrng_regwen.87882177682909105142616335465001839241258549132840977718066725254765730689387
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_regwen/latest/run.log
1.csrng_regwen.87105515182919041728413483905828698809097969918156044692755556200713132717254
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_regwen/latest/run.log
... and 6 more failures.
0.csrng_sec_cm.3662640665950110400648660570518088394789024117054815194619175999465748804004
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_sec_cm/latest/run.log
1.csrng_sec_cm.3673027848777279345560188338737412058409857867274421382930008171618964790084
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_sec_cm/latest/run.log
... and 3 more failures.
Job killed most likely because its dependent job failed.
has 732 failures:
0.csrng_cmds.7273778566435882000576844919521055506566580426379406544936650674554789931909
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_cmds/latest/run.log
1.csrng_cmds.79445897925887646613691922726620030856539119333706972512169974773771213319361
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_cmds/latest/run.log
... and 6 more failures.
0.csrng_intr.14329383000706936547160882619640987687943221617027145583933053981301279722035
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_intr/latest/run.log
1.csrng_intr.14532204376322005530979137447305440497934856934801370979199124105358159560119
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_intr/latest/run.log
... and 81 more failures.
0.csrng_err.75585938680714980912845366849057501283136208967152656759598061694666183714017
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_err/latest/run.log
1.csrng_err.112620617514396846565861061033334726118407637630261335443523756703256358058062
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_err/latest/run.log
... and 81 more failures.
0.csrng_stress_all_with_rand_reset.58787320166755485645994780971360871593190795860827606370903661879870073606422
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_stress_all_with_rand_reset/latest/run.log
1.csrng_stress_all_with_rand_reset.109249967343449670769869090743451947357851716082696038063081787389499881132329
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_stress_all_with_rand_reset/latest/run.log
... and 6 more failures.
0.csrng_alert_test.27591623983536869276871485521944105457481158665835396236862470592638651364429
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/0.csrng_alert_test/latest/run.log
1.csrng_alert_test.37894666793521115919350980882031543447693840423358853759400786086503223616349
Log /container/opentitan-public/scratch/os_regression/csrng-sim-xcelium/1.csrng_alert_test/latest/run.log
... and 5 more failures.