Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_disable_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
16.65 0.00 0.00 66.62 0.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_buffs[0].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[2].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[2].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[2].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[2].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[3].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[3].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[3].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[3].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[4].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[4].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[4].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[4].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[5].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[5].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[5].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[5].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[6].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[6].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[6].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[6].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[7].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[7].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[7].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[7].gen_bits[3].u_prim_buf 0.00 0.00



Module Instance : tb.dut.u_eflash.u_disable_buf

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.00 0.00 0.00 0.00 u_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_buffs[0].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[0].gen_bits[3].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[0].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[1].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[2].u_prim_buf 0.00 0.00
gen_buffs[1].gen_bits[3].u_prim_buf 0.00 0.00



Line Coverage for Module : prim_mubi4_sync ( parameter NumCopies=8,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
SCORELINE
0.00 0.00
tb.dut.u_disable_buf

Line No.TotalCoveredPercent
TOTAL900.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 8


Line Coverage for Module : prim_mubi4_sync ( parameter NumCopies=2,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
SCORELINE
0.00 0.00
tb.dut.u_eflash.u_disable_buf

Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 2


Line Coverage for Module : prim_mubi4_sync ( parameter NumCopies=5,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
SCORELINE
0.00 0.00
tb.dut.u_eflash.gen_flash_cores[0].u_core.u_disable_buf

SCORELINE
0.00 0.00
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_disable_buf

Line No.TotalCoveredPercent
TOTAL600.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 5

Line Coverage for Instance : tb.dut.u_disable_buf
Line No.TotalCoveredPercent
TOTAL900.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 8

Line Coverage for Instance : tb.dut.u_eflash.u_disable_buf
Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 2

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_disable_buf
Line No.TotalCoveredPercent
TOTAL600.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 5

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_disable_buf
Line No.TotalCoveredPercent
TOTAL600.00
ALWAYS14500
CONT_ASSIGN155100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
CONT_ASSIGN168100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
145 unreachable
146 unreachable
148 unreachable
155 0 1
168 0 5

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%