1f410ef5dc
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
V1 | csr_rw | i2c_csr_rw | 0 | 20 | 0.00 | ||
V1 | csr_bit_bash | i2c_csr_bit_bash | 0 | 5 | 0.00 | ||
V1 | csr_aliasing | i2c_csr_aliasing | 0 | 5 | 0.00 | ||
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 0 | 20 | 0.00 | ||
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0 | 20 | 0.00 | ||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
V1 | TOTAL | 0 | 155 | 0.00 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_maxperf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 0 | -- | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_maxperf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | target_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_mode_config_perf | host_mode_config_perf | 0 | 0 | -- | ||
V2 | host_mode_clock_stretching | host_mode_clock_stretching | 0 | 0 | -- | ||
V2 | target_mode_txrst_on_cond | target_mode_txrst_on_cond | 0 | 0 | -- | ||
V2 | target_mode_nack_generation | target_mode_nack_generation | 0 | 0 | -- | ||
V2 | host_mode_halt_on_nak | host_mode_halt_on_nak | 0 | 0 | -- | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0 | 50 | 0.00 | ||
V2 | tl_d_oob_addr_access | i2c_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_illegal_access | i2c_tl_errors | 0 | 20 | 0.00 | ||
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
i2c_csr_rw | 0 | 20 | 0.00 | ||||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
i2c_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0 | 5 | 0.00 | ||
i2c_csr_rw | 0 | 20 | 0.00 | ||||
i2c_csr_aliasing | 0 | 5 | 0.00 | ||||
i2c_same_csr_outstanding | 0 | 20 | 0.00 | ||||
V2 | TOTAL | 0 | 1392 | 0.00 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 0 | 20 | 0.00 | ||
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 0 | 20 | 0.00 | ||
V2S | TOTAL | 0 | 25 | 0.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
Unmapped tests | i2c_host_may_nack | 0 | 50 | 0.00 | |||
TOTAL | 0 | 1722 | 0.00 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
N.A. | 1 | 1 | 0 | 0.00 |
V1 | 7 | 7 | 0 | 0.00 |
V2 | 36 | 30 | 0 | 0.00 |
V2S | 2 | 2 | 0 | 0.00 |
V3 | 3 | 2 | 0 | 0.00 |
User terminated with CTRL-C
has 1722 failures:
0.i2c_host_smoke.93795824447727146879133541800452965372018094836275551183361096236776493199486
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.103847205814056453531826233975676002385019948650106078527905108135553918505504
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 48 more failures.
0.i2c_host_override.108883420755301541184655888163782491043736525311719591861067207832835800923430
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.44577067029598514332943129016228539065887249749733648014986577341597451441864
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_watermark.113965313367341243387232254107911542510834559694991211533025178899023295591236
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.96326869581317822145321054078892891808048822659188886713940994794952796445143
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_overflow.6967458085430334719571135702454219723581187062668193354429296462455202642806
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.82745969010613042782149189128050231563622462387346255053643279478466240782701
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 48 more failures.
0.i2c_host_fifo_reset_fmt.19238989971887167278885566089002611149951486108267457446441091243207699108640
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.25528417642727156297328183590285511169571445981480662448988436053695762410208
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 48 more failures.
Job killed most likely because its dependent job failed.
has 2 failures:
cov_merge
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/cov_merge/merged.vdb/cov_merge.log
cov_report
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/cov_report/cov_report.log