e6706fcc7b
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | pwm_smoke | 19.000s | 2.114ms | 50 | 50 | 100.00 |
V1 | csr_hw_reset | pwm_csr_hw_reset | 3.000s | 23.291us | 5 | 5 | 100.00 |
V1 | csr_rw | pwm_csr_rw | 3.000s | 90.964us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | pwm_csr_bit_bash | 11.000s | 1.413ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | pwm_csr_aliasing | 4.000s | 22.683us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | pwm_csr_mem_rw_with_rand_reset | 4.000s | 31.231us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | pwm_csr_rw | 3.000s | 90.964us | 20 | 20 | 100.00 |
pwm_csr_aliasing | 4.000s | 22.683us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 105 | 105 | 100.00 | |||
V2 | dutycycle | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | pulse | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | blink | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | heartbeat | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | resolution | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | multi_channel | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | polarity | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | phase | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | lowpower | pwm_rand_output | 1.283m | 43.746ms | 50 | 50 | 100.00 |
V2 | perf | pwm_perf | 55.000s | 10.609ms | 48 | 50 | 96.00 |
V2 | stress_all | pwm_stress_all | 3.883m | 264.595ms | 49 | 50 | 98.00 |
V2 | alert_test | pwm_alert_test | 7.000s | 41.138us | 50 | 50 | 100.00 |
V2 | intr_test | pwm_intr_test | 3.000s | 48.314us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | pwm_tl_errors | 7.000s | 827.162us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | pwm_tl_errors | 7.000s | 827.162us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | pwm_csr_hw_reset | 3.000s | 23.291us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 90.964us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 4.000s | 22.683us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 4.000s | 97.508us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | pwm_csr_hw_reset | 3.000s | 23.291us | 5 | 5 | 100.00 |
pwm_csr_rw | 3.000s | 90.964us | 20 | 20 | 100.00 | ||
pwm_csr_aliasing | 4.000s | 22.683us | 5 | 5 | 100.00 | ||
pwm_same_csr_outstanding | 4.000s | 97.508us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 287 | 290 | 98.97 | |||
V2S | tl_intg_err | pwm_tl_intg_err | 5.000s | 217.307us | 20 | 20 | 100.00 |
pwm_sec_cm | 3.000s | 235.065us | 5 | 5 | 100.00 | ||
V2S | sec_cm_bus_integrity | pwm_tl_intg_err | 5.000s | 217.307us | 20 | 20 | 100.00 |
V2S | TOTAL | 25 | 25 | 100.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 417 | 420 | 99.29 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 6 | 100.00 |
V2 | 7 | 7 | 5 | 71.43 |
V2S | 2 | 2 | 2 | 100.00 |
Score | Block | Branch | Statement | Expression | Toggle | Fsm | Assertion | CoverGroup |
---|---|---|---|---|---|---|---|---|
98.70 | 99.66 | 99.38 | 99.96 | 95.54 | 94.92 | -- | 100.00 | 99.01 |
UVM_FATAL (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue
has 2 failures:
32.pwm_perf.5747327848388029451287755508406604481502297781934150968115145443051650086172
Line 379, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/32.pwm_perf/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
42.pwm_perf.98629893612884951441547238200580333275570602747191402677132799127853585714146
Line 379, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/42.pwm_perf/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (pwm_scoreboard.sv:251) scoreboard [scoreboard]
has 1 failures:
46.pwm_stress_all.102611583028632236855303940124550317904290564071886110366059568948395639488048
Line 197358, in log /container/opentitan-public/scratch/os_regression/pwm-sim-xcelium/46.pwm_stress_all/latest/run.log
UVM_ERROR @ 202075779899 ps: (pwm_scoreboard.sv:251) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard]
PWM :: Channel = [0] did not MATCH
UVM_INFO @ 202075779899 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---