Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_cdc
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_cdc.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_cdc 0.00 0.00 0.00 0.00



Module Instance : tb.dut.u_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
20.42 0.00 0.00 81.69 0.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_ack_pwrdn_sync 0.00 0.00 0.00
u_ack_pwrup_sync 0.00 0.00 0.00
u_ast_sync 0.00 0.00 0.00
u_clr_req_sync 0.00 0.00 0.00
u_ext_req_sync 0.00 0.00 0.00
u_int_fsm_invalid_sync 0.00 0.00 0.00
u_ip_clk_en_sync 0.00 0.00 0.00
u_ip_clk_status_sync 0.00 0.00 0.00
u_pwrup_chg_sync 0.00 0.00 0.00
u_req_pwrdn_sync 0.00 0.00 0.00
u_req_pwrup_sync 0.00 0.00 0.00
u_scdc_sync 0.00 0.00 0.00 0.00
u_sleeping_sync 0.00 0.00 0.00
u_slow_cdc_sync 0.00 0.00 0.00 0.00
u_slow_ext_req_sync 0.00 0.00 0.00
u_sync_flash_idle 0.00 0.00 0.00
u_sync_otp 0.00 0.00 0.00
u_sync_rom_ctrl 0.00 0.00 0.00 0.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_cdc
Line No.TotalCoveredPercent
TOTAL3100.00
ALWAYS151300.00
ALWAYS161400.00
ALWAYS1731600.00
ALWAYS263300.00
CONT_ASSIGN270100.00
ALWAYS273400.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_cdc.sv' or '../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
151 0 1
152 0 1
154 0 1
161 0 1
162 0 1
163 0 1
167 0 1
==> MISSING_ELSE
173 0 1
174 0 1
175 0 1
176 0 1
177 0 1
178 0 1
179 0 1
180 0 1
181 0 1
182 0 1
183 0 1
184 0 1
185 0 1
186 0 1
187 0 1
188 0 1
==> MISSING_ELSE
263 0 1
264 0 1
266 0 1
270 0 1
273 0 1
274 0 1
275 0 1
276 0 1
==> MISSING_ELSE


Cond Coverage for Module : pwrmgr_cdc
TotalCoveredPercent
Conditions600.00
Logical600.00
Non-Logical00
Event00

 LINE       163
 EXPRESSION (slow_ast_q2 == slow_ast_q)
            -------------1-------------
-1-StatusTests
0Not Covered
1Not Covered

 LINE       270
 EXPRESSION (pwrup_cause_toggle_q2 ^ pwrup_cause_toggle_q)
             ----------1----------   ----------2---------
-1--2-StatusTests
00Not Covered
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Module : pwrmgr_cdc
Line No.TotalCoveredPercent
Branches 13 0 0.00
IF 151 2 0 0.00
IF 161 3 0 0.00
IF 173 3 0 0.00
IF 263 2 0 0.00
IF 273 3 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_cdc.sv' or '../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 151 if ((!rst_slow_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 161 if ((!rst_slow_ni)) -2-: 163 if ((slow_ast_q2 == slow_ast_q))

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Not Covered
0 0 Not Covered


LineNo. Expression -1-: 173 if ((!rst_slow_ni)) -2-: 181 if (slow_cdc_sync)

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Not Covered
0 0 Not Covered


LineNo. Expression -1-: 263 if ((!rst_ni))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 273 if ((!rst_ni)) -2-: 275 if (pwrup_cause_chg)

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Not Covered
0 0 Not Covered

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%