cf38c1d296
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | host_smoke | i2c_host_smoke | 0 | 50 | 0.00 | ||
V1 | target_smoke | i2c_target_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | i2c_csr_hw_reset | 0.710s | 18.507us | 5 | 5 | 100.00 |
V1 | csr_rw | i2c_csr_rw | 0.770s | 41.770us | 19 | 20 | 95.00 |
V1 | csr_bit_bash | i2c_csr_bit_bash | 4.220s | 4.070ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | i2c_csr_aliasing | 1.230s | 55.092us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | i2c_csr_mem_rw_with_rand_reset | 1.510s | 61.953us | 19 | 20 | 95.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | i2c_csr_rw | 0.770s | 41.770us | 19 | 20 | 95.00 |
i2c_csr_aliasing | 1.230s | 55.092us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 53 | 155 | 34.19 | |||
V2 | host_error_intr | i2c_host_error_intr | 0 | 50 | 0.00 | ||
V2 | host_stress_all | i2c_host_stress_all | 0 | 50 | 0.00 | ||
V2 | host_perf | i2c_host_perf | 0 | 50 | 0.00 | ||
V2 | host_override | i2c_host_override | 0 | 50 | 0.00 | ||
V2 | host_fifo_watermark | i2c_host_fifo_watermark | 0 | 50 | 0.00 | ||
V2 | host_fifo_overflow | i2c_host_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | host_fifo_reset | i2c_host_fifo_reset_fmt | 0 | 50 | 0.00 | ||
i2c_host_fifo_fmt_empty | 0 | 50 | 0.00 | ||||
i2c_host_fifo_reset_rx | 0 | 50 | 0.00 | ||||
V2 | host_fifo_full | i2c_host_fifo_full | 0 | 50 | 0.00 | ||
V2 | host_timeout | i2c_host_stretch_timeout | 0 | 50 | 0.00 | ||
V2 | host_rx_oversample | i2c_host_rx_oversample | 0 | 50 | 0.00 | ||
V2 | i2c_host_mode_toggle | i2c_host_mode_toggle | 0 | 50 | 0.00 | ||
V2 | target_error_intr | i2c_target_unexp_stop | 0 | 50 | 0.00 | ||
V2 | target_glitch | i2c_target_glitch | 0 | 2 | 0.00 | ||
V2 | target_stress_all | i2c_target_stress_all | 0 | 50 | 0.00 | ||
V2 | target_perf | i2c_target_perf | 0 | 50 | 0.00 | ||
V2 | target_fifo_overflow | i2c_target_tx_ovf | 0 | 50 | 0.00 | ||
V2 | target_fifo_empty | i2c_target_stress_rd | 0 | 50 | 0.00 | ||
i2c_target_intr_smoke | 0 | 50 | 0.00 | ||||
V2 | target_fifo_reset | i2c_target_fifo_reset_acq | 0 | 50 | 0.00 | ||
i2c_target_fifo_reset_tx | 0 | 50 | 0.00 | ||||
V2 | target_fifo_full | i2c_target_stress_wr | 0 | 50 | 0.00 | ||
i2c_target_stress_rd | 0 | 50 | 0.00 | ||||
i2c_target_intr_stress_wr | 0 | 50 | 0.00 | ||||
V2 | target_timeout | i2c_target_timeout | 0 | 50 | 0.00 | ||
V2 | target_clock_stretch | i2c_target_stretch | 0 | 50 | 0.00 | ||
V2 | bad_address | i2c_target_bad_addr | 0 | 50 | 0.00 | ||
V2 | target_mode_glitch | i2c_target_hrst | 0 | 50 | 0.00 | ||
V2 | alert_test | i2c_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | i2c_intr_test | 0.750s | 21.137us | 45 | 50 | 90.00 |
V2 | tl_d_oob_addr_access | i2c_tl_errors | 2.610s | 195.802us | 19 | 20 | 95.00 |
V2 | tl_d_illegal_access | i2c_tl_errors | 2.610s | 195.802us | 19 | 20 | 95.00 |
V2 | tl_d_outstanding_access | i2c_csr_hw_reset | 0.710s | 18.507us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.770s | 41.770us | 19 | 20 | 95.00 | ||
i2c_csr_aliasing | 1.230s | 55.092us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.040s | 55.602us | 17 | 20 | 85.00 | ||
V2 | tl_d_partial_access | i2c_csr_hw_reset | 0.710s | 18.507us | 5 | 5 | 100.00 |
i2c_csr_rw | 0.770s | 41.770us | 19 | 20 | 95.00 | ||
i2c_csr_aliasing | 1.230s | 55.092us | 5 | 5 | 100.00 | ||
i2c_same_csr_outstanding | 1.040s | 55.602us | 17 | 20 | 85.00 | ||
V2 | TOTAL | 81 | 1492 | 5.43 | |||
V2S | tl_intg_err | i2c_tl_intg_err | 1.900s | 1.830ms | 20 | 20 | 100.00 |
i2c_sec_cm | 0 | 5 | 0.00 | ||||
V2S | sec_cm_bus_integrity | i2c_tl_intg_err | 1.900s | 1.830ms | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | host_stress_all_with_rand_reset | i2c_host_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_stress_all_with_rand_reset | i2c_target_stress_all_with_rand_reset | 0 | 50 | 0.00 | ||
V3 | target_loopback | 0 | 0 | -- | |||
V3 | TOTAL | 0 | 100 | 0.00 | |||
TOTAL | 154 | 1772 | 8.69 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 7 | 7 | 3 | 42.86 |
V2 | 32 | 32 | 0 | 0.00 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 3 | 2 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
59.10 | 52.44 | 59.16 | 94.90 | 0.00 | 53.13 | 100.00 | 54.10 |
launch_task.returncode != *, err: Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 804 failures:
0.i2c_host_smoke.25320567510057057447426874058039933174346420818352446964479535707378012083898
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_smoke/latest/run.log
1.i2c_host_smoke.17715624332862937630233316578950631453177545296510447047142094876199952680435
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_smoke/latest/run.log
... and 2 more failures.
0.i2c_host_rx_oversample.72219863552583393318972486707368272809631442229958553650461750538231577145593
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_rx_oversample/latest/run.log
1.i2c_host_rx_oversample.37344530620350055739334542366176392625560794239211835252625138136109129252427
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_rx_oversample/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_overflow.49020801932842676767256631011963512087824323631484159392419014537980953923668
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_overflow/latest/run.log
1.i2c_host_fifo_overflow.86893830104510091775577987839290198436021120664562164437492530376500490048252
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_overflow/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_fmt_empty.114158316008788178264698071600776775372849133132802404813305190723859267470246
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_fmt_empty/latest/run.log
1.i2c_host_fifo_fmt_empty.72784637953954528639975566617479670503599954031591268418064312157289978172738
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_fmt_empty/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_full.49844932132764538941593657060592998144413519920470252196619928980636377371931
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_full/latest/run.log
1.i2c_host_fifo_full.6562031841905918806280332639066137453967295405223830873001642037487191178347
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_full/latest/run.log
... and 2 more failures.
Job killed most likely because its dependent job failed.
has 803 failures:
0.i2c_host_override.16156908292615858355359928286153174863925855396692414347058228534514057408022
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_override/latest/run.log
1.i2c_host_override.56658519545385823790648894925490757758988912577390989014774653768982712558999
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_override/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_watermark.100742664272403277151887841107193340740703534506563808906611616216347026218968
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_watermark/latest/run.log
1.i2c_host_fifo_watermark.39010284937784948523513487824415103816978190833064258370398938995023315973237
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_watermark/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_fmt.36603106045217156766891734198589417889193734719366259460503592522010300595565
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_fmt/latest/run.log
1.i2c_host_fifo_reset_fmt.41336042304295580444916718914708466412453272931399138071412466466499349148819
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_fmt/latest/run.log
... and 2 more failures.
0.i2c_host_fifo_reset_rx.89961611438468532022828769087595121848568559595808136813832182746779977705808
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_fifo_reset_rx/latest/run.log
1.i2c_host_fifo_reset_rx.44638077085163483975873266560688390751538357286323373167165913099946491466681
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_fifo_reset_rx/latest/run.log
... and 2 more failures.
0.i2c_host_perf.72955442295042481506043454193756917791395445455141920818596647536549714403255
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/0.i2c_host_perf/latest/run.log
1.i2c_host_perf.76548378283161776782887393933556622084804084610985057851052097052051230293721
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/1.i2c_host_perf/latest/run.log
... and 2 more failures.
Exit reason: Error: User command failed Job returned non-zero exit code
has 9 failures:
Test i2c_intr_test has 5 failures.
3.i2c_intr_test.85417395769937740751361000778431563774484086462317517556955523535400486323666
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/3.i2c_intr_test/latest/run.log
[make]: simulate
cd /workspace/3.i2c_intr_test/latest && /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=669009362 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.i2c_intr_test.669009362
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:01 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
12.i2c_intr_test.83947676127516268778660184320762241174175568786233487744735835251024337585176
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/12.i2c_intr_test/latest/run.log
[make]: simulate
cd /workspace/12.i2c_intr_test/latest && /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=604521496 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.i2c_intr_test.604521496
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:01 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
... and 3 more failures.
Test i2c_tl_errors has 1 failures.
14.i2c_tl_errors.48788483739285334730586610189801741577550223384429405473502700675157850175688
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/14.i2c_tl_errors/latest/run.log
[make]: simulate
cd /workspace/14.i2c_tl_errors/latest && /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=257013960 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.i2c_tl_errors.257013960
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:00 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
Test i2c_csr_mem_rw_with_rand_reset has 1 failures.
14.i2c_csr_mem_rw_with_rand_reset.70296934712449792807999500633603198691815077264242915269018150063715549310714
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/14.i2c_csr_mem_rw_with_rand_reset/latest/run.log
[make]: simulate
cd /workspace/14.i2c_csr_mem_rw_with_rand_reset/latest && /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4045795066 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.i2c_csr_mem_rw_with_rand_reset.4045795066
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:01 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
Test i2c_same_csr_outstanding has 1 failures.
17.i2c_same_csr_outstanding.11798601390930865407165472524416767768975287875764462566017162717237416821426
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/17.i2c_same_csr_outstanding/latest/run.log
[make]: simulate
cd /workspace/17.i2c_same_csr_outstanding/latest && /workspace/cover_reg_top/simv +run_same_csr_outstanding +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=544473778 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.i2c_same_csr_outstanding.544473778
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:01 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
Test i2c_csr_rw has 1 failures.
19.i2c_csr_rw.106762267220229754973642779417173580029435350474227241833147304054052876575010
Log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/19.i2c_csr_rw/latest/run.log
[make]: simulate
cd /workspace/19.i2c_csr_rw/latest && /workspace/cover_reg_top/simv +csr_rw +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=608559394 -assert nopostproc +UVM_TESTNAME=i2c_base_test +UVM_TEST_SEQ=i2c_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.i2c_csr_rw.608559394
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06-SP2_Full64; Runtime version T-2022.06-SP2_Full64; Jan 10 13:01 2024
Cannot find license file.
Make sure that you have a license file and that your
LM_LICENSE_FILE is pointing to the right location.
make: *** [/workspace/mnt/repo_top/hw/dv/tools/dvsim/sim.mk:175: simulate] Error 255
Offending 'scl_i'
has 2 failures:
7.i2c_same_csr_outstanding.8961451349979293337256916764409721002291129090850835477288909482500014031653
Line 250, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/7.i2c_same_csr_outstanding/latest/run.log
Offending 'scl_i'
UVM_ERROR @ 3856719 ps: (i2c_fsm.sv:1354) [ASSERT FAILED] SclInputGlitch_A
UVM_INFO @ 3856719 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
19.i2c_same_csr_outstanding.69364043780925746827154426485148619810671621278055948917245376148552996468168
Line 250, in log /container/opentitan-public/scratch/os_regression/i2c-sim-vcs/19.i2c_same_csr_outstanding/latest/run.log
Offending 'scl_i'
UVM_ERROR @ 8997116 ps: (i2c_fsm.sv:1354) [ASSERT FAILED] SclInputGlitch_A
UVM_INFO @ 8997116 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---